1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2017 Andes Technology Corporation
4 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
11 #define CONFIG_SPL_MAX_SIZE 0x00100000
12 #define CONFIG_SPL_BSS_START_ADDR 0x04000000
13 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
15 #ifdef CONFIG_SPL_MMC_SUPPORT
16 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.itb"
21 * CPU and Board Configuration Options
25 * Miscellaneous configurable options
27 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
32 #define CONFIG_SYS_PBSIZE \
33 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
36 * max number of command args
38 #define CONFIG_SYS_MAXARGS 16
41 * Boot Argument Buffer Size
43 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
46 * Size of malloc() pool
47 * 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough
49 #define CONFIG_SYS_MALLOC_LEN (512 << 10)
51 /* DT blob (fdt) address */
52 #define CONFIG_SYS_FDT_BASE 0x800f0000
57 #define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
58 #define PHYS_SDRAM_1 \
59 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
60 #define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
61 #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
62 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
65 * Serial console configuration
67 #define CONFIG_SYS_NS16550_SERIAL
68 #ifndef CONFIG_DM_SERIAL
69 #define CONFIG_SYS_NS16550_REG_SIZE -4
71 #define CONFIG_SYS_NS16550_CLK 19660800
73 /* Init Stack Pointer */
74 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000000 - \
75 GENERATED_GBL_DATA_SIZE)
78 * Load address and memory test area should agree with
79 * arch/riscv/config.mk. Be careful not to overwrite U-Boot itself.
81 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* SDRAM */
84 * memtest works on 512 MB in DRAM
88 * FLASH and environment organization
91 /* use CFI framework */
93 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
94 #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
97 #ifdef CONFIG_CFI_FLASH
98 #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
99 #endif/* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
100 #define PHYS_FLASH_1 0x88000000 /* BANK 0 */
101 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
102 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
103 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
105 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
106 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
108 /* max number of memory banks */
110 * There are 4 banks supported for this Controller,
111 * but we have only 1 bank connected to flash on board
113 #ifndef CONFIG_SYS_MAX_FLASH_BANKS_DETECT
114 #define CONFIG_SYS_MAX_FLASH_BANKS 1
116 #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
118 /* max number of sectors on one chip */
119 #define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
120 #define CONFIG_SYS_MAX_FLASH_SECT 512
127 * For booting Linux, the board info and command line data
128 * have to be in the first 16 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization.
132 /* Initial Memory map for Linux*/
133 #define CONFIG_SYS_BOOTMAPSZ (64 << 20)
134 /* Increase max gunzip size */
135 #define CONFIG_SYS_BOOTM_LEN (64 << 20)
137 /* When we use RAM as ENV */
139 /* Enable distro boot */
140 #define BOOT_TARGET_DEVICES(func) \
143 #include <config_distro_bootcmd.h>
145 #define CONFIG_EXTRA_ENV_SETTINGS \
146 "kernel_addr_r=0x00080000\0" \
147 "pxefile_addr_r=0x01f00000\0" \
148 "scriptaddr=0x01f00000\0" \
149 "fdt_addr_r=0x02000000\0" \
150 "ramdisk_addr_r=0x02800000\0" \
153 #endif /* __CONFIG_H */