1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2017 Andes Technology Corporation
4 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
11 #define CONFIG_SPL_MAX_SIZE 0x00100000
12 #define CONFIG_SPL_BSS_START_ADDR 0x04000000
13 #define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
16 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.itb"
20 #define RISCV_MMODE_TIMERBASE 0xe6000000
21 #define RISCV_MMODE_TIMER_FREQ 60000000
23 #define RISCV_SMODE_TIMER_FREQ 60000000
26 * CPU and Board Configuration Options
30 * Miscellaneous configurable options
32 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
37 #define CONFIG_SYS_PBSIZE \
38 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
41 * max number of command args
43 #define CONFIG_SYS_MAXARGS 16
46 * Boot Argument Buffer Size
48 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
50 /* DT blob (fdt) address */
51 #define CONFIG_SYS_FDT_BASE 0x800f0000
56 #define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
57 #define PHYS_SDRAM_1 \
58 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
59 #define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
60 #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
61 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
64 * Serial console configuration
66 #define CONFIG_SYS_NS16550_SERIAL
67 #ifndef CONFIG_DM_SERIAL
68 #define CONFIG_SYS_NS16550_REG_SIZE -4
70 #define CONFIG_SYS_NS16550_CLK 19660800
72 /* Init Stack Pointer */
73 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000000 - \
74 GENERATED_GBL_DATA_SIZE)
76 /* use CFI framework */
78 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
79 #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
82 #define PHYS_FLASH_1 0x88000000 /* BANK 0 */
83 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
84 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
85 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
87 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
88 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
90 /* max number of memory banks */
92 * There are 4 banks supported for this Controller,
93 * but we have only 1 bank connected to flash on board
95 #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
97 /* max number of sectors on one chip */
98 #define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
99 #define CONFIG_SYS_MAX_FLASH_SECT 512
106 * For booting Linux, the board info and command line data
107 * have to be in the first 16 MB of memory, since this is
108 * the maximum mapped by the Linux kernel during initialization.
111 /* Initial Memory map for Linux*/
112 #define CONFIG_SYS_BOOTMAPSZ (64 << 20)
113 /* Increase max gunzip size */
114 #define CONFIG_SYS_BOOTM_LEN (64 << 20)
116 /* Support autoboot from RAM (kernel image is loaded via debug port) */
117 #define KERNEL_IMAGE_ADDR "0x2000000 "
118 #define BOOTENV_DEV_NAME_RAM(devtypeu, devtypel, instance) \
120 #define BOOTENV_DEV_RAM(devtypeu, devtypel, instance) \
124 "- $fdtcontroladdr\0"
126 /* When we use RAM as ENV */
128 /* Enable distro boot */
129 #define BOOT_TARGET_DEVICES(func) \
131 func(DHCP, dhcp, na) \
133 #include <config_distro_bootcmd.h>
135 #define CONFIG_EXTRA_ENV_SETTINGS \
136 "kernel_addr_r=0x00080000\0" \
137 "pxefile_addr_r=0x01f00000\0" \
138 "scriptaddr=0x01f00000\0" \
139 "fdt_addr_r=0x02000000\0" \
140 "ramdisk_addr_r=0x02800000\0" \
143 #endif /* __CONFIG_H */