2 * Copyright (C) 2005-2006 Atmel Corporation
4 * Configuration settings for the ATSTK1002 CPU daughterboard
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #include <asm/arch/memory-map.h>
29 #define CONFIG_AVR32 1
30 #define CONFIG_AT32AP 1
31 #define CONFIG_AT32AP7000 1
32 #define CONFIG_ATSTK1006 1
33 #define CONFIG_ATSTK1000 1
35 #define CONFIG_ATSTK1000_EXT_FLASH 1
38 * Timer clock frequency. We're using the CPU-internal COUNT register
39 * for this, so this is equivalent to the CPU core clock frequency
44 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
45 * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
47 * (CFG_OSC0_HZ * CFG_PLL0_MUL) / CFG_PLL0_DIV = PLL MHz
50 #define CFG_POWER_MANAGER 1
51 #define CFG_OSC0_HZ 20000000
52 #define CFG_PLL0_DIV 1
53 #define CFG_PLL0_MUL 7
54 #define CFG_PLL0_SUPPRESS_CYCLES 16
56 * Set the CPU running at:
57 * PLL / (2^CFG_CLKDIV_CPU) = CPU MHz
59 #define CFG_CLKDIV_CPU 0
61 * Set the HSB running at:
62 * PLL / (2^CFG_CLKDIV_HSB) = HSB MHz
64 #define CFG_CLKDIV_HSB 1
66 * Set the PBA running at:
67 * PLL / (2^CFG_CLKDIV_PBA) = PBA MHz
69 #define CFG_CLKDIV_PBA 2
71 * Set the PBB running at:
72 * PLL / (2^CFG_CLKDIV_PBB) = PBB MHz
74 #define CFG_CLKDIV_PBB 1
77 * The PLLOPT register controls the PLL like this:
81 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
83 #define CFG_PLL0_OPT 0x04
86 #define CONFIG_USART1 1
90 /* User serviceable stuff */
91 #define CONFIG_DOS_PARTITION 1
93 #define CONFIG_CMDLINE_TAG 1
94 #define CONFIG_SETUP_MEMORY_TAGS 1
95 #define CONFIG_INITRD_TAG 1
97 #define CONFIG_STACKSIZE (2048)
99 #define CONFIG_BAUDRATE 115200
100 #define CONFIG_BOOTARGS \
101 "console=ttyS0 root=mtd3 fbmem=2400k"
103 #define CONFIG_BOOTCOMMAND \
104 "fsload; bootm $(fileaddr)"
107 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
108 * data on the serial line may interrupt the boot sequence.
110 #define CONFIG_BOOTDELAY 1
111 #define CONFIG_AUTOBOOT 1
112 #define CONFIG_AUTOBOOT_KEYED 1
113 #define CONFIG_AUTOBOOT_PROMPT \
114 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
115 #define CONFIG_AUTOBOOT_DELAY_STR "d"
116 #define CONFIG_AUTOBOOT_STOP_STR " "
119 * After booting the board for the first time, new ethernet addresses
120 * should be generated and assigned to the environment variables
121 * "ethaddr" and "eth1addr". This is normally done during production.
123 #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
124 #define CONFIG_NET_MULTI 1
129 #define CONFIG_BOOTP_SUBNETMASK
130 #define CONFIG_BOOTP_GATEWAY
134 * Command line configuration.
136 #include <config_cmd_default.h>
138 #define CONFIG_CMD_ASKENV
139 #define CONFIG_CMD_DHCP
140 #define CONFIG_CMD_EXT2
141 #define CONFIG_CMD_FAT
142 #define CONFIG_CMD_JFFS2
143 #define CONFIG_CMD_MMC
145 #undef CONFIG_CMD_AUTOSCRIPT
146 #undef CONFIG_CMD_FPGA
147 #undef CONFIG_CMD_SETGETDCR
148 #undef CONFIG_CMD_XIMG
150 #define CONFIG_ATMEL_USART 1
151 #define CONFIG_MACB 1
152 #define CONFIG_PIO2 1
153 #define CFG_NR_PIOS 5
154 #define CFG_HSDRAMC 1
156 #define CONFIG_ATMEL_MCI 1
158 #define CFG_DCACHE_LINESZ 32
159 #define CFG_ICACHE_LINESZ 32
161 #define CONFIG_NR_DRAM_BANKS 1
163 /* External flash on STK1000 */
165 #define CFG_FLASH_CFI 1
166 #define CONFIG_FLASH_CFI_DRIVER 1
169 #define CFG_FLASH_BASE 0x00000000
170 #define CFG_FLASH_SIZE 0x800000
171 #define CFG_MAX_FLASH_BANKS 1
172 #define CFG_MAX_FLASH_SECT 135
174 #define CFG_MONITOR_BASE CFG_FLASH_BASE
176 #define CFG_INTRAM_BASE INTERNAL_SRAM_BASE
177 #define CFG_INTRAM_SIZE INTERNAL_SRAM_SIZE
178 #define CFG_SDRAM_BASE EBI_SDRAM_BASE
180 #define CONFIG_ENV_IS_IN_FLASH 1
181 #define CFG_ENV_SIZE 65536
182 #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
184 #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
186 #define CFG_MALLOC_LEN (256*1024)
187 #define CFG_DMA_ALLOC_LEN (16384)
189 /* Allow 4MB for the kernel run-time image */
190 #define CFG_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
191 #define CFG_BOOTPARAMS_LEN (16 * 1024)
193 /* Other configuration settings that shouldn't have to change all that often */
194 #define CFG_PROMPT "U-Boot> "
195 #define CFG_CBSIZE 256
196 #define CFG_MAXARGS 16
197 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
198 #define CFG_LONGHELP 1
200 #define CFG_MEMTEST_START EBI_SDRAM_BASE
201 #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x3f00000)
202 #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
204 #endif /* __CONFIG_H */