2 * Copyright (C) 2005-2006 Atmel Corporation
4 * Configuration settings for the ATSTK1002 CPU daughterboard
6 * SPDX-License-Identifier: GPL-2.0+
11 #include <asm/arch/hardware.h>
15 #define CONFIG_AT32AP7000
16 #define CONFIG_ATSTK1006
17 #define CONFIG_ATSTK1000
20 * Timer clock frequency. We're using the CPU-internal COUNT register
21 * for this, so this is equivalent to the CPU core clock frequency
23 #define CONFIG_SYS_HZ 1000
26 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
27 * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
29 * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz
32 #define CONFIG_SYS_POWER_MANAGER
33 #define CONFIG_SYS_OSC0_HZ 20000000
34 #define CONFIG_SYS_PLL0_DIV 1
35 #define CONFIG_SYS_PLL0_MUL 7
36 #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16
38 * Set the CPU running at:
39 * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz
41 #define CONFIG_SYS_CLKDIV_CPU 0
43 * Set the HSB running at:
44 * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz
46 #define CONFIG_SYS_CLKDIV_HSB 1
48 * Set the PBA running at:
49 * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz
51 #define CONFIG_SYS_CLKDIV_PBA 2
53 * Set the PBB running at:
54 * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz
56 #define CONFIG_SYS_CLKDIV_PBB 1
58 /* Reserve VM regions for SDRAM and NOR flash */
59 #define CONFIG_SYS_NR_VM_REGIONS 2
62 * The PLLOPT register controls the PLL like this:
66 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
68 #define CONFIG_SYS_PLL0_OPT 0x04
70 #define CONFIG_USART_BASE ATMEL_BASE_USART1
71 #define CONFIG_USART_ID 1
73 /* User serviceable stuff */
74 #define CONFIG_DOS_PARTITION
76 #define CONFIG_CMDLINE_TAG
77 #define CONFIG_SETUP_MEMORY_TAGS
78 #define CONFIG_INITRD_TAG
80 #define CONFIG_STACKSIZE (2048)
82 #define CONFIG_BAUDRATE 115200
83 #define CONFIG_BOOTARGS \
84 "console=ttyS0 root=mtd3 fbmem=2400k"
86 #define CONFIG_BOOTCOMMAND \
87 "fsload; bootm $(fileaddr)"
90 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
91 * data on the serial line may interrupt the boot sequence.
93 #define CONFIG_BOOTDELAY 1
94 #define CONFIG_AUTOBOOT
95 #define CONFIG_AUTOBOOT_KEYED
96 #define CONFIG_AUTOBOOT_PROMPT \
97 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
98 #define CONFIG_AUTOBOOT_DELAY_STR "d"
99 #define CONFIG_AUTOBOOT_STOP_STR " "
102 * After booting the board for the first time, new ethernet addresses
103 * should be generated and assigned to the environment variables
104 * "ethaddr" and "eth1addr". This is normally done during production.
106 #define CONFIG_OVERWRITE_ETHADDR_ONCE
111 #define CONFIG_BOOTP_SUBNETMASK
112 #define CONFIG_BOOTP_GATEWAY
116 * Command line configuration.
118 #include <config_cmd_default.h>
120 #define CONFIG_CMD_ASKENV
121 #define CONFIG_CMD_DHCP
122 #define CONFIG_CMD_EXT2
123 #define CONFIG_CMD_FAT
124 #define CONFIG_CMD_JFFS2
125 #define CONFIG_CMD_MMC
127 #undef CONFIG_CMD_FPGA
128 #undef CONFIG_CMD_SETGETDCR
129 #undef CONFIG_CMD_SOURCE
130 #undef CONFIG_CMD_XIMG
132 #define CONFIG_ATMEL_USART
134 #define CONFIG_PORTMUX_PIO
135 #define CONFIG_SYS_NR_PIOS 5
136 #define CONFIG_SYS_HSDRAMC
138 #define CONFIG_GENERIC_ATMEL_MCI
139 #define CONFIG_GENERIC_MMC
141 #define CONFIG_SYS_DCACHE_LINESZ 32
142 #define CONFIG_SYS_ICACHE_LINESZ 32
144 #define CONFIG_NR_DRAM_BANKS 1
146 #define CONFIG_SYS_FLASH_CFI
147 #define CONFIG_FLASH_CFI_DRIVER
149 #define CONFIG_SYS_FLASH_BASE 0x00000000
150 #define CONFIG_SYS_FLASH_SIZE 0x800000
151 #define CONFIG_SYS_MAX_FLASH_BANKS 1
152 #define CONFIG_SYS_MAX_FLASH_SECT 135
154 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
155 #define CONFIG_SYS_TEXT_BASE 0x00000000
157 #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE
158 #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE
159 #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE
161 #define CONFIG_ENV_IS_IN_FLASH
162 #define CONFIG_ENV_SIZE 65536
163 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE)
165 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE)
167 #define CONFIG_SYS_MALLOC_LEN (256*1024)
168 #define CONFIG_SYS_DMA_ALLOC_LEN (16384)
170 /* Allow 4MB for the kernel run-time image */
171 #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
172 #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024)
174 /* Other configuration settings that shouldn't have to change all that often */
175 #define CONFIG_SYS_PROMPT "U-Boot> "
176 #define CONFIG_SYS_CBSIZE 256
177 #define CONFIG_SYS_MAXARGS 16
178 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
179 #define CONFIG_SYS_LONGHELP
181 #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE
182 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x3f00000)
183 #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
185 #endif /* __CONFIG_H */