2 * Copyright (C) 2005-2006 Atmel Corporation
4 * Configuration settings for the ATSTK1002 CPU daughterboard
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #define CONFIG_AVR32 1
28 #define CONFIG_AT32AP 1
29 #define CONFIG_AT32AP7000 1
30 #define CONFIG_ATSTK1002 1
31 #define CONFIG_ATSTK1000 1
33 #define CONFIG_ATSTK1000_EXT_FLASH 1
36 * Timer clock frequency. We're using the CPU-internal COUNT register
37 * for this, so this is equivalent to the CPU core clock frequency
42 * Set up the PLL to run at 199.5 MHz, the CPU to run at 1/2 the PLL
43 * frequency and the peripherals to run at 1/4 the PLL frequency.
46 #define CFG_POWER_MANAGER 1
47 #define CFG_OSC0_HZ 20000000
48 #define CFG_PLL0_DIV 1
49 #define CFG_PLL0_MUL 7
50 #define CFG_PLL0_SUPPRESS_CYCLES 16
51 #define CFG_CLKDIV_CPU 0
52 #define CFG_CLKDIV_HSB 1
53 #define CFG_CLKDIV_PBA 2
54 #define CFG_CLKDIV_PBB 1
57 * The PLLOPT register controls the PLL like this:
61 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
63 #define CFG_PLL0_OPT 0x04
66 #define CONFIG_USART1 1
70 /* User serviceable stuff */
71 #define CONFIG_DOS_PARTITION 1
73 #define CONFIG_CMDLINE_TAG 1
74 #define CONFIG_SETUP_MEMORY_TAGS 1
75 #define CONFIG_INITRD_TAG 1
77 #define CONFIG_STACKSIZE (2048)
79 #define CONFIG_BAUDRATE 115200
80 #define CONFIG_BOOTARGS \
81 "console=ttyS0 root=/dev/mtdblock1 rootfstype=jffs2 fbmem=600k"
83 #define CONFIG_BOOTCOMMAND \
84 "fsload; bootm $(fileaddr)"
87 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
88 * data on the serial line may interrupt the boot sequence.
90 #define CONFIG_BOOTDELAY 2
91 #define CONFIG_AUTOBOOT 1
92 #define CONFIG_AUTOBOOT_KEYED 1
93 #define CONFIG_AUTOBOOT_PROMPT \
94 "Press SPACE to abort autoboot in %d seconds\n"
95 #define CONFIG_AUTOBOOT_DELAY_STR "d"
96 #define CONFIG_AUTOBOOT_STOP_STR " "
99 * These are "locally administered ethernet addresses" generated by
100 * ./tools/gen_eth_addr
102 * After booting the board for the first time, new addresses should be
103 * generated and assigned to the environment variables "ethaddr" and
106 #define CONFIG_ETHADDR "6a:87:71:14:cd:cb"
107 #define CONFIG_ETH1ADDR "ca:f8:15:e6:3e:e6"
108 #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
109 #define CONFIG_NET_MULTI 1
111 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_SUBNETMASK \
112 | CONFIG_BOOTP_GATEWAY)
116 * Command line configuration.
118 #include <config_cmd_default.h>
120 #define CONFIG_CMD_ASKENV
121 #define CONFIG_CMD_DHCP
122 #define CONFIG_CMD_EXT2
123 #define CONFIG_CMD_FAT
124 #define CONFIG_CMD_JFFS2
125 #define CONFIG_CMD_MMC
126 #define CONFIG_CMD_REGINFO
128 #undef CONFIG_CMD_AUTOSCRIPT
129 #undef CONFIG_CMD_SETGETDCR
130 #undef CONFIG_CMD_XIMG
134 #define CONFIG_ATMEL_USART 1
135 #define CONFIG_MACB 1
136 #define CONFIG_PIO2 1
137 #define CFG_NR_PIOS 5
138 #define CFG_HSDRAMC 1
141 #define CFG_DCACHE_LINESZ 32
142 #define CFG_ICACHE_LINESZ 32
144 #define CONFIG_NR_DRAM_BANKS 1
146 /* External flash on STK1000 */
148 #define CFG_FLASH_CFI 1
149 #define CFG_FLASH_CFI_DRIVER 1
152 #define CFG_FLASH_BASE 0x00000000
153 #define CFG_FLASH_SIZE 0x800000
154 #define CFG_MAX_FLASH_BANKS 1
155 #define CFG_MAX_FLASH_SECT 135
157 #define CFG_MONITOR_BASE CFG_FLASH_BASE
159 #define CFG_INTRAM_BASE 0x24000000
160 #define CFG_INTRAM_SIZE 0x8000
162 #define CFG_SDRAM_BASE 0x10000000
164 #define CFG_ENV_IS_IN_FLASH 1
165 #define CFG_ENV_SIZE 65536
166 #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
168 #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
170 #define CFG_MALLOC_LEN (256*1024)
171 #define CFG_DMA_ALLOC_LEN (16384)
173 /* Allow 2MB for the kernel run-time image */
174 #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x00200000)
175 #define CFG_BOOTPARAMS_LEN (16 * 1024)
177 /* Other configuration settings that shouldn't have to change all that often */
178 #define CFG_PROMPT "Uboot> "
179 #define CFG_CBSIZE 256
180 #define CFG_MAXARGS 8
181 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
182 #define CFG_LONGHELP 1
184 #define CFG_MEMTEST_START \
185 ({ DECLARE_GLOBAL_DATA_PTR; gd->bd->bi_dram[0].start; })
186 #define CFG_MEMTEST_END \
188 DECLARE_GLOBAL_DATA_PTR; \
189 gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size; \
191 #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
193 #endif /* __CONFIG_H */