2 * Copyright (C) 2006 Atmel Corporation
4 * Configuration settings for the AVR32 Network Gateway
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #include <asm/arch/memory-map.h>
29 #define CONFIG_AVR32 1
30 #define CONFIG_AT32AP 1
31 #define CONFIG_AT32AP7000 1
32 #define CONFIG_ATNGW100 1
37 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
38 * frequency, the HSB and PBB busses to run at 1/2 the PLL frequency
39 * and the PBA bus to run at 1/4 the PLL frequency.
42 #define CFG_POWER_MANAGER 1
43 #define CFG_OSC0_HZ 20000000
44 #define CFG_PLL0_DIV 1
45 #define CFG_PLL0_MUL 7
46 #define CFG_PLL0_SUPPRESS_CYCLES 16
47 #define CFG_CLKDIV_CPU 0
48 #define CFG_CLKDIV_HSB 1
49 #define CFG_CLKDIV_PBA 2
50 #define CFG_CLKDIV_PBB 1
53 * The PLLOPT register controls the PLL like this:
57 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
59 #define CFG_PLL0_OPT 0x04
61 #define CONFIG_USART1 1
63 /* User serviceable stuff */
64 #define CONFIG_DOS_PARTITION 1
66 #define CONFIG_CMDLINE_TAG 1
67 #define CONFIG_SETUP_MEMORY_TAGS 1
68 #define CONFIG_INITRD_TAG 1
70 #define CONFIG_STACKSIZE (2048)
72 #define CONFIG_BAUDRATE 115200
73 #define CONFIG_BOOTARGS \
74 "console=ttyS0 root=/dev/mtdblock1 rootfstype=jffs2"
75 #define CONFIG_BOOTCOMMAND \
79 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
80 * data on the serial line may interrupt the boot sequence.
82 #define CONFIG_BOOTDELAY 1
83 #define CONFIG_AUTOBOOT 1
84 #define CONFIG_AUTOBOOT_KEYED 1
85 #define CONFIG_AUTOBOOT_PROMPT \
86 "Press SPACE to abort autoboot in %d seconds\n"
87 #define CONFIG_AUTOBOOT_DELAY_STR "d"
88 #define CONFIG_AUTOBOOT_STOP_STR " "
91 * After booting the board for the first time, new ethernet addresses
92 * should be generated and assigned to the environment variables
93 * "ethaddr" and "eth1addr". This is normally done during production.
95 #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
96 #define CONFIG_NET_MULTI 1
101 #define CONFIG_BOOTP_SUBNETMASK
102 #define CONFIG_BOOTP_GATEWAY
104 #define CONFIG_DOS_PARTITION 1
107 * Command line configuration.
109 #include <config_cmd_default.h>
111 #define CONFIG_CMD_ASKENV
112 #define CONFIG_CMD_DHCP
113 #define CONFIG_CMD_EXT2
114 #define CONFIG_CMD_FAT
115 #define CONFIG_CMD_JFFS2
116 #define CONFIG_CMD_MMC
118 #undef CONFIG_CMD_AUTOSCRIPT
119 #undef CONFIG_CMD_FPGA
120 #undef CONFIG_CMD_SETGETDCR
121 #undef CONFIG_CMD_XIMG
123 #define CONFIG_ATMEL_USART 1
124 #define CONFIG_MACB 1
125 #define CONFIG_PIO2 1
126 #define CFG_NR_PIOS 5
127 #define CFG_HSDRAMC 1
130 #define CFG_DCACHE_LINESZ 32
131 #define CFG_ICACHE_LINESZ 32
133 #define CONFIG_NR_DRAM_BANKS 1
135 #define CFG_FLASH_CFI 1
136 #define CFG_FLASH_CFI_DRIVER 1
138 #define CFG_FLASH_BASE 0x00000000
139 #define CFG_FLASH_SIZE 0x800000
140 #define CFG_MAX_FLASH_BANKS 1
141 #define CFG_MAX_FLASH_SECT 135
143 #define CFG_MONITOR_BASE CFG_FLASH_BASE
145 #define CFG_INTRAM_BASE INTERNAL_SRAM_BASE
146 #define CFG_INTRAM_SIZE INTERNAL_SRAM_SIZE
147 #define CFG_SDRAM_BASE EBI_SDRAM_BASE
149 #define CFG_ENV_IS_IN_FLASH 1
150 #define CFG_ENV_SIZE 65536
151 #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
153 #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
155 #define CFG_MALLOC_LEN (256*1024)
156 #define CFG_DMA_ALLOC_LEN (16384)
158 /* Allow 4MB for the kernel run-time image */
159 #define CFG_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
160 #define CFG_BOOTPARAMS_LEN (16 * 1024)
162 /* Other configuration settings that shouldn't have to change all that often */
163 #define CFG_PROMPT "U-Boot> "
164 #define CFG_CBSIZE 256
165 #define CFG_MAXARGS 16
166 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
167 #define CFG_LONGHELP 1
169 #define CFG_MEMTEST_START EBI_SDRAM_BASE
170 #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x1f00000)
172 #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
174 #endif /* __CONFIG_H */