2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
6 * Configuation settings for the AT91CAP9ADK board.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 /* ARM asynchronous clock */
31 #define AT91_MAIN_CLOCK 200000000 /* from 12 MHz crystal */
32 #define AT91_MASTER_CLOCK 100000000 /* peripheral = main / 2 */
33 #define CFG_HZ 1000000 /* 1us resolution */
35 #define AT91_SLOW_CLOCK 32768 /* slow clock */
37 #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
38 #define CONFIG_AT91CAP9 1 /* It's an Atmel AT91CAP9 SoC */
39 #define CONFIG_AT91CAP9ADK 1 /* on an AT91CAP9ADK Board */
40 #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
42 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
43 #define CONFIG_SETUP_MEMORY_TAGS 1
44 #define CONFIG_INITRD_TAG 1
46 #define CONFIG_SKIP_LOWLEVEL_INIT
47 #define CONFIG_SKIP_RELOCATE_UBOOT
52 #define CONFIG_ATMEL_USART 1
56 #define CONFIG_USART3 1 /* USART 3 is DBGU */
58 #define CONFIG_BOOTDELAY 3
60 /* #define CONFIG_ENV_OVERWRITE 1 */
65 #define CONFIG_BOOTP_BOOTFILESIZE 1
66 #define CONFIG_BOOTP_BOOTPATH 1
67 #define CONFIG_BOOTP_GATEWAY 1
68 #define CONFIG_BOOTP_HOSTNAME 1
71 * Command line configuration.
73 #include <config_cmd_default.h>
76 #undef CONFIG_CMD_AUTOSCRIPT
77 #undef CONFIG_CMD_FPGA
78 #undef CONFIG_CMD_LOADS
80 #define CONFIG_CMD_PING 1
81 #define CONFIG_CMD_DHCP 1
82 #define CONFIG_CMD_NAND 1
83 #define CONFIG_CMD_USB 1
85 /* SDRAM: Careful: this supposes an AT91CAP-MEM33 expansion card */
86 #define CONFIG_NR_DRAM_BANKS 1
87 #define PHYS_SDRAM 0x70000000
88 #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
91 #define CONFIG_HAS_DATAFLASH 1
92 #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
93 #define CFG_MAX_DATAFLASH_BANKS 1
94 #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
95 #define AT91_SPI_CLK 15000000
96 #define DATAFLASH_TCSS (0x1a << 16)
97 #define DATAFLASH_TCHS (0x1 << 24)
100 #define CFG_FLASH_CFI 1
101 #define CFG_FLASH_CFI_DRIVER 1
102 #define PHYS_FLASH_1 0x10000000
103 #define CFG_FLASH_BASE PHYS_FLASH_1
104 #define CFG_MAX_FLASH_SECT 256
105 #define CFG_MAX_FLASH_BANKS 1
108 #define NAND_MAX_CHIPS 1
109 #define CFG_MAX_NAND_DEVICE 1
110 #define CFG_NAND_BASE 0x40000000
111 #define CFG_NAND_DBW_8 1
114 #define CONFIG_MACB 1
115 #define CONFIG_RMII 1
116 #define CONFIG_NET_MULTI 1
117 #define CONFIG_NET_RETRY_COUNT 20
118 #define CONFIG_RESET_PHY_R 1
121 #define CONFIG_USB_OHCI_NEW 1
122 #define LITTLEENDIAN 1
123 #define CONFIG_DOS_PARTITION 1
124 #define CFG_USB_OHCI_CPU_INIT 1
125 #define CFG_USB_OHCI_REGS_BASE 0x00700000 /* AT91_BASE_UHP */
126 #define CFG_USB_OHCI_SLOT_NAME "at91cap9"
127 #define CFG_USB_OHCI_MAX_ROOT_PORTS 2
129 #define CFG_LOAD_ADDR 0x72000000 /* load address */
131 #define CFG_MEMTEST_START PHYS_SDRAM
132 #define CFG_MEMTEST_END 0x73e00000
134 #define CFG_USE_DATAFLASH 1
135 #undef CFG_USE_NORFLASH
137 #ifdef CFG_USE_DATAFLASH
139 /* bootstrap + u-boot + env + linux in dataflash */
140 #define CFG_ENV_IS_IN_DATAFLASH 1
141 #define CFG_MONITOR_BASE (CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
142 #define CFG_ENV_OFFSET 0x4200
143 #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
144 #define CFG_ENV_SIZE 0x4200
145 #define CONFIG_BOOTCOMMAND "cp.b 0xC003DE00 0x72000000 0x200040; bootm"
146 #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
147 "root=/dev/mtdblock1 " \
148 "mtdparts=physmap-flash.0:-(nor);" \
149 "at91_nand:-(root) " \
150 "rw rootfstype=jffs2"
154 /* bootstrap + u-boot + env + linux in norflash */
155 #define CFG_ENV_IS_IN_FLASH 1
156 #define CFG_MONITOR_BASE (PHYS_FLASH_1 + 0x8000)
157 #define CFG_ENV_OFFSET 0x4000
158 #define CFG_ENV_ADDR (PHYS_FLASH_1 + CFG_ENV_OFFSET)
159 #define CFG_ENV_SIZE 0x4000
160 #define CONFIG_BOOTCOMMAND "cp.b 0x10040000 0x72000000 0x200000; bootm"
161 #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
162 "root=/dev/mtdblock4 " \
163 "mtdparts=physmap-flash.0:16k(bootstrap)ro,"\
164 "16k(env),224k(uboot)ro,-(linux);" \
165 "at91_nand:-(root) " \
166 "rw rootfstype=jffs2"
170 #define CONFIG_BAUDRATE 115200
171 #define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
173 #define CFG_PROMPT "U-Boot> "
174 #define CFG_CBSIZE 256
175 #define CFG_MAXARGS 16
176 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
177 #define CFG_LONGHELP 1
178 #define CONFIG_CMDLINE_EDITING 1
180 #define ROUND(A, B) (((A) + (B)) & ~((B) - 1))
182 * Size of malloc() pool
184 #define CFG_MALLOC_LEN ROUND(CFG_ENV_SIZE + 128*1024, 0x1000)
185 #define CFG_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
187 #define CONFIG_STACKSIZE (32*1024) /* regular stack */
189 #ifdef CONFIG_USE_IRQ
190 #error CONFIG_USE_IRQ not supported