1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuration settings for the Sentec Cobra Board.
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
9 * configuration for ASTRO "Urmel" board.
10 * Originating from Cobra5272 configuration, messed up by
11 * Wolfgang Wegner <w.wegner@astro-kom.de>
12 * Please do not bother the original author with bug reports
13 * concerning this file.
16 #ifndef _CONFIG_ASTRO_MCF5373L_H
17 #define _CONFIG_ASTRO_MCF5373L_H
19 #include <linux/stringify.h>
22 * set the card type to actually compile for; either of
23 * the possibilities listed below has to be used!
35 #elif ASTRO_COFDMDUOS2
38 #error No card type defined!
42 * CONFIG_RAM defines if u-boot is loaded via BDM (or started from
43 * a different bootloader that has already performed RAM setup) or
44 * started directly from flash, which is the regular case for production
48 #define CONFIG_MONITOR_IS_IN_RAM
57 * Defines processor clock - important for correct timings concerning serial
61 #define CONFIG_SYS_CLK 80000000
62 #define CONFIG_SYS_CPU_CLK (CONFIG_SYS_CLK * 3)
63 #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
65 #define CONFIG_SYS_CORE_SRAM_SIZE 0x8000
66 #define CONFIG_SYS_CORE_SRAM 0x80000000
68 #define CONFIG_SYS_UNIFY_CACHE
71 * Define baudrate for UART1 (console output, tftp, ...)
72 * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
73 * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected
74 * in u-boot command interface
77 #define CONFIG_SYS_UART_PORT (2)
78 #define CONFIG_SYS_UART2_ALT3_GPIO
81 * Watchdog configuration; Watchdog is disabled for running from RAM
82 * and set to highest possible value else. Beware there is no check
83 * in the watchdog code to validate the timeout value set here!
86 #ifndef CONFIG_MONITOR_IS_IN_RAM
87 #define CONFIG_WATCHDOG_TIMEOUT 3355 /* timeout in milliseconds */
91 * Configuration for environment
92 * Environment is located in the last sector of the flash
95 #ifndef CONFIG_MONITOR_IS_IN_RAM
98 * environment in RAM - This is used to use a single PC-based application
99 * to load an image, load U-Boot, load an environment and then start U-Boot
100 * to execute the commands from the environment. Feedback is done via setting
101 * and reading memory locations.
105 /* here we put our FPGA configuration... */
107 /* Define user parameters that have to be customized most likely */
109 /* AUTOBOOT settings - booting images automatically by u-boot after power on */
112 * The following settings will be contained in the environment block ; if you
113 * want to use a neutral environment all those settings can be manually set in
114 * u-boot: 'set' command
117 #define CONFIG_EXTRA_ENV_SETTINGS \
118 "loaderversion=11\0" \
119 "card_id="__stringify(ASTRO_ID)"\0" \
122 "xilinxload=imxtract 0x540000 $xilinxfile 0x41000000&&"\
123 "fpga load 0 0x41000000 $filesize\0" \
124 "alteraload=imxtract 0x6c0000 $alterafile 0x41000000&&"\
125 "fpga load 1 0x41000000 $filesize\0" \
127 "env_check=if test $env_default -eq 1;"\
128 " then setenv env_default 0;saveenv;fi\0"
131 * "update" is a non-standard command that has to be supplied
132 * by external update.c; This is not included in mainline because
133 * it needs non-blocking CFI routines.
136 #define CONFIG_FPGA_COUNT 1
137 #define CONFIG_SYS_FPGA_PROG_FEEDBACK
138 #define CONFIG_SYS_FPGA_WAIT 1000
140 /* End of user parameters to be customized */
142 /* Defines memory range for test */
145 * Low Level Configuration Settings
146 * (address mappings, register initial values, etc.)
147 * You should know what you are doing if you make changes here.
150 /* Base register address */
152 #define CONFIG_SYS_MBAR 0xFC000000 /* Register Base Addrs */
154 /* System Conf. Reg. & System Protection Reg. */
156 #define CONFIG_SYS_SCR 0x0003;
157 #define CONFIG_SYS_SPR 0xffff;
160 * Definitions for initial stack pointer and data area (in internal SRAM)
162 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
163 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000
164 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
165 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
166 GENERATED_GBL_DATA_SIZE)
167 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
170 * Start addresses for the final memory configuration
171 * (Set up by the startup code)
172 * for MCF5373, the allowable range is 0x40000000 to 0x7FF00000
174 #define CONFIG_SYS_SDRAM_BASE 0x40000000
177 * Chipselect bank definitions
179 * CS0 - Flash 32MB (first 16MB)
180 * CS1 - Flash 32MB (second half)
186 #define CONFIG_SYS_CS0_BASE 0
187 #define CONFIG_SYS_CS0_MASK 0x00ff0001
188 #define CONFIG_SYS_CS0_CTRL 0x00001fc0
190 #define CONFIG_SYS_CS1_BASE 0x01000000
191 #define CONFIG_SYS_CS1_MASK 0x00ff0001
192 #define CONFIG_SYS_CS1_CTRL 0x00001fc0
194 #define CONFIG_SYS_CS2_BASE 0x20000000
195 #define CONFIG_SYS_CS2_MASK 0x00ff0001
196 #define CONFIG_SYS_CS2_CTRL 0x0000fec0
198 #define CONFIG_SYS_CS3_BASE 0x21000000
199 #define CONFIG_SYS_CS3_MASK 0x00ff0001
200 #define CONFIG_SYS_CS3_CTRL 0x0000fec0
202 #define CONFIG_SYS_FLASH_BASE 0x00000000
204 /* Reserve 256 kB for Monitor */
205 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
207 #define CONFIG_SYS_BOOTPARAMS_LEN (64 * 1024)
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization ??
214 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + \
215 (CONFIG_SYS_SDRAM_SIZE << 20))
217 /* FLASH organization */
218 #define CONFIG_SYS_MAX_FLASH_SECT 259
219 #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
221 #define CONFIG_SYS_FLASH_SIZE 0x2000000
222 #define CONFIG_SYS_FLASH_CFI_NONBLOCK 1
224 #define LDS_BOARD_TEXT \
225 . = DEFINED(env_offset) ? env_offset : .; \
226 env/embedded.o(.text*)
229 /* JFFS Partition offset set */
230 #define CONFIG_SYS_JFFS2_FIRST_BANK 0
231 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
232 /* 512k reserved for u-boot */
233 #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0x40
236 /* Cache Configuration */
238 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
239 CONFIG_SYS_INIT_RAM_SIZE - 8)
240 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
241 CONFIG_SYS_INIT_RAM_SIZE - 4)
242 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
243 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
244 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
245 CF_ACR_EN | CF_ACR_SM_ALL)
246 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
249 #endif /* _CONFIG_ASTRO_MCF5373L_H */