3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
6 * 2004 (c) MontaVista Software, Inc.
8 * Configuation settings for the Intel Assabet board.
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * High Level Configuration Options
38 #define CONFIG_SA1110 1 /* This is an SA1100 CPU */
39 #define CONFIG_ASSABET 1 /* on an Intel Assabet Board */
43 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44 #define CONFIG_SETUP_MEMORY_TAGS 1
45 #define CONFIG_INITRD_TAG 1
48 * Size of malloc() pool
50 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
51 #define CFG_GBL_DATA_SIZE 128 /* size rsrvd for initial data */
56 #define CONFIG_DRIVER_LAN91C96 /* we have an SMC9194 on-board */
57 #define CONFIG_LAN91C96_BASE 0x18000000
60 * select serial console configuration
62 #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on Intel Assabet */
64 /* allow to overwrite serial and ethaddr */
65 #define CONFIG_ENV_OVERWRITE
67 #define CONFIG_BAUDRATE 115200
69 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP)
70 #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
72 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
73 #include <cmd_confdefs.h>
75 #define CONFIG_BOOTDELAY 3
76 #define CONFIG_BOOTARGS "console=ttySA0,115200n8 root=/dev/nfs ip=bootp"
77 #define CONFIG_BOOTCOMMAND "bootp;tftp;bootm"
78 #define CFG_AUTOLOAD "n" /* No autoload */
80 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
81 #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
82 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
86 * Miscellaneous configurable options
88 #define CFG_LONGHELP /* undef to save memory */
89 #define CFG_PROMPT "Intel Assabet # " /* Monitor Command Prompt */
90 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
91 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
92 #define CFG_MAXARGS 16 /* max number of command args */
93 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
95 #define CFG_MEMTEST_START 0xc0400000 /* memtest works on */
96 #define CFG_MEMTEST_END 0xc0800000 /* 4 ... 8 MB in DRAM */
100 #define CFG_LOAD_ADDR 0xc0000000 /* default load address */
102 #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
103 #define CFG_CPUSPEED 0x0a /* set core clock to 206MHz */
105 /* valid baudrates */
106 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
108 /*-----------------------------------------------------------------------
111 * The stack sizes are set up in start.S using the settings below
113 #define CONFIG_STACKSIZE (128*1024) /* regular stack */
114 #ifdef CONFIG_USE_IRQ
115 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
116 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
119 /*-----------------------------------------------------------------------
120 * Physical Memory Map
122 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
123 #define PHYS_SDRAM_1 0xc0000000 /* SDRAM Bank #1 */
124 #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
126 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
127 #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
128 #define PHYS_FLASH_BANK_SIZE 0x01000000 /* 16 MB Banks */
129 #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
131 #define CFG_MONITOR_BASE TEXT_BASE
132 #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 KB for Monitor */
134 #if CFG_MONITOR_BASE < CFG_FLASH_BASE
138 /*-----------------------------------------------------------------------
139 * FLASH and environment organization
142 #define CFG_FLASH_BASE PHYS_FLASH_1
143 #define CFG_FLASH_SIZE PHYS_FLASH_SIZE
144 #define CFG_FLASH_CFI 1 /* flash is CFI conformant */
145 #define CFG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
146 #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
147 #define CFG_MAX_FLASH_BANKS 1 /* max # of memory banks */
148 #define CFG_FLASH_INCREMENT 0 /* there is only one bank */
149 #define CFG_MAX_FLASH_SECT 128 /* max # of sectors on one chip */
150 #undef CFG_FLASH_PROTECTION
151 #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
153 #define CFG_ENV_IS_IN_FLASH 1
155 #if defined(CFG_ENV_IS_IN_FLASH)
156 #define CFG_ENV_IN_OWN_SECTOR 1
157 #define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
158 #define CFG_ENV_SIZE PHYS_FLASH_SECT_SIZE
159 #define CFG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
162 #endif /* __CONFIG_H */