4 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7 * Copyright (C) 2012 Freescale Semiconductor, Inc.
9 * Configuration settings for the Freescale i.MX6Q SabreSD board.
11 * SPDX-License-Identifier: GPL-2.0+
13 #ifndef __ARISTAINETOS_COMMON_CONFIG_H
14 #define __ARISTAINETOS_COMMON_CONFIG_H
16 #include "mx6_common.h"
18 #define CONFIG_MACH_TYPE 4501
19 #define CONFIG_MMCROOT "/dev/mmcblk0p1"
21 /* Size of malloc() pool */
22 #define CONFIG_SYS_MALLOC_LEN (64 * SZ_1M)
24 #define CONFIG_MXC_UART
27 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
29 #define CONFIG_FEC_MXC
31 #define IMX_FEC_BASE ENET_BASE_ADDR
32 #define CONFIG_ETHPRIME "FEC"
33 #define CONFIG_FEC_MXC_PHYADDR 0
36 #define CONFIG_PHY_MICREL
38 #define CONFIG_SPI_FLASH_MTD
39 #define CONFIG_MXC_SPI
40 #define CONFIG_SF_DEFAULT_SPEED 20000000
41 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
42 #define CONFIG_SYS_SPI_ST_ENABLE_WP_PIN
44 #define CONFIG_EXTRA_ENV_SETTINGS \
45 "script=u-boot.scr\0" \
46 "fit_file=/boot/system.itb\0" \
47 "loadaddr=0x12000000\0" \
48 "fit_addr_r=0x14000000\0" \
49 "uboot=/boot/u-boot.imx\0" \
51 "rescue_sys_addr=f0000\0" \
52 "rescue_sys_length=f10000\0" \
55 "console=" CONSOLE_DEV "\0" \
56 "fdt_high=0xffffffff\0" \
57 "initrd_high=0xffffffff\0" \
58 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
59 "set_fit_default=fdt addr ${fit_addr_r};fdt set /configurations " \
60 "default ${board_type}\0" \
61 "get_env=mw ${loadaddr} 0 0x20000;" \
63 "ext2load mmc ${mmcdev}:${mmcpart} ${loadaddr} env.txt;" \
64 "env import -t ${loadaddr}\0" \
65 "default_env=mw ${loadaddr} 0 0x20000;" \
66 "env export -t ${loadaddr} serial# ethaddr eth1addr " \
69 "env import -t ${loadaddr}\0" \
71 "ext2load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
72 "bootscript=echo Running bootscript from mmc ...; " \
76 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
77 "mmcargs=setenv bootargs console=${console},${baudrate} " \
79 "mmcboot=echo Booting from mmc ...; " \
80 "run mmcargs addmtd addmisc set_fit_default;" \
81 "bootm ${fit_addr_r}\0" \
82 "mmc_load_fit=ext2load mmc ${mmcdev}:${mmcpart} ${fit_addr_r} " \
84 "mmc_load_uboot=ext2load mmc ${mmcdev}:${mmcpart} ${loadaddr} " \
86 "mmc_upd_uboot=mw.b ${loadaddr} 0xff ${uboot_sz};" \
87 "setexpr cmp_buf ${loadaddr} + ${uboot_sz};" \
88 "setexpr uboot_maxsize ${uboot_sz} - 400;" \
89 "mw.b ${cmp_buf} 0x00 ${uboot_sz};" \
90 "run mmc_load_uboot;sf probe;sf erase 0 ${uboot_sz};" \
91 "sf write ${loadaddr} 400 ${filesize};" \
92 "sf read ${cmp_buf} 400 ${uboot_sz};" \
93 "cmp.b ${loadaddr} ${cmp_buf} ${uboot_maxsize}\0" \
94 "ubiboot=echo Booting from ubi ...; " \
95 "run ubiargs addmtd addmisc set_fit_default;" \
96 "bootm ${fit_addr_r}\0" \
97 "rescueargs=setenv bootargs console=${console},${baudrate} " \
98 "root=/dev/ram rw\0 " \
99 "rescueboot=echo Booting rescue system from NOR ...; " \
100 "run rescueargs addmtd addmisc set_fit_default;" \
101 "bootm ${fit_addr_r}\0" \
102 "rescue_load_fit=sf probe;sf read ${fit_addr_r} ${rescue_sys_addr} " \
103 "${rescue_sys_length}; imi ${fit_addr_r}\0" \
104 CONFIG_EXTRA_ENV_BOARD_SETTINGS
106 #define CONFIG_BOOTCOMMAND \
107 "mmc dev ${mmcdev};" \
108 "if mmc rescan; then " \
109 "if run loadbootscript; then " \
112 "if run mmc_load_fit; then " \
115 "if run ubifs_load_fit; then " \
118 "if run rescue_load_fit; then " \
121 "echo RESCUE SYSTEM BOOT " \
128 "if run ubifs_load_fit; then " \
131 "if run rescue_load_fit; then " \
134 "echo RESCUE SYSTEM BOOT FAILURE;" \
139 #define CONFIG_ARP_TIMEOUT 200UL
141 /* Print Buffer Size */
142 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
144 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
145 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x100000)
146 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
148 /* Physical Memory Map */
149 #define CONFIG_NR_DRAM_BANKS 1
150 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
152 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
153 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
154 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
156 #define CONFIG_SYS_INIT_SP_OFFSET \
157 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
158 #define CONFIG_SYS_INIT_SP_ADDR \
159 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
161 /* Environment organization */
162 #define CONFIG_ENV_SIZE (12 * 1024)
163 #define CONFIG_ENV_IS_IN_SPI_FLASH
164 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
165 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
166 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
167 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
168 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
169 #define CONFIG_ENV_SECT_SIZE (0x010000)
170 #define CONFIG_ENV_OFFSET (0x0d0000)
171 #define CONFIG_ENV_OFFSET_REDUND (0x0e0000)
173 #define CONFIG_SYS_FSL_USDHC_NUM 2
176 #define CONFIG_SYS_I2C
177 #define CONFIG_SYS_I2C_MXC
178 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
179 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
180 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
181 #define CONFIG_SYS_I2C_SPEED 100000
182 #define CONFIG_SYS_I2C_SLAVE 0x7f
183 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x00} }
186 #define CONFIG_CMD_NAND
187 #define CONFIG_CMD_NAND_TRIMFFS
188 #define CONFIG_NAND_MXS
189 #define CONFIG_SYS_MAX_NAND_DEVICE 1
190 #define CONFIG_SYS_NAND_BASE 0x40000000
191 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
192 #define CONFIG_SYS_NAND_ONFI_DETECTION
194 /* DMA stuff, needed for GPMI/MXS NAND support */
195 #define CONFIG_APBH_DMA
196 #define CONFIG_APBH_DMA_BURST
197 #define CONFIG_APBH_DMA_BURST8
200 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
201 #define CONFIG_SYS_RTC_BUS_NUM 2
202 #define CONFIG_RTC_M41T11
205 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
206 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
207 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
208 #define CONFIG_MXC_USB_FLAGS 0
212 #define CONFIG_CMD_MTDPARTS
213 #define CONFIG_MTD_PARTITIONS
214 #define CONFIG_MTD_DEVICE
215 #define CONFIG_RBTREE
216 #define CONFIG_CMD_UBIFS
218 #define CONFIG_HW_WATCHDOG
219 #define CONFIG_IMX_WATCHDOG
222 #define CONFIG_VIDEO_IPUV3
223 /* check this console not needed, after test remove it */
224 #define CONFIG_VIDEO_BMP_RLE8
225 #define CONFIG_SPLASH_SCREEN
226 #define CONFIG_SPLASH_SCREEN_ALIGN
227 #define CONFIG_BMP_16BPP
228 #define CONFIG_VIDEO_LOGO
229 #define CONFIG_VIDEO_BMP_LOGO
230 #define CONFIG_IPUV3_CLK 198000000
231 #define CONFIG_IMX_VIDEO_SKIP
233 #define CONFIG_PWM_IMX
234 #define CONFIG_IMX6_PWM_PER_CLK 66000000
236 #endif /* __ARISTAINETOS_COMMON_CONFIG_H */