2 * Copyright (C) 2016 Timesys Corporation
3 * Copyright (C) 2016 Advantech Corporation
4 * Copyright (C) 2012 Freescale Semiconductor, Inc.
6 * SPDX-License-Identifier: GPL-2.0+
9 #ifndef __ADVANTECH_DMSBA16_CONFIG_H
10 #define __ADVANTECH_DMSBA16_CONFIG_H
12 #include <asm/arch/imx-regs.h>
13 #include <asm/imx-common/gpio.h>
15 #define CONFIG_BOARD_NAME "Advantech DMS-BA16"
16 #define CONFIG_DEFAULT_FDT_FILE "imx6q-dms-ba16.dtb"
18 #define CONFIG_MXC_UART_BASE UART4_BASE
19 #define CONSOLE_DEV "ttymxc3"
20 #define CONFIG_EXTRA_BOOTARGS "panic=10"
22 #define CONFIG_BOOT_DIR ""
23 #define CONFIG_LOADCMD "fatload"
24 #define CONFIG_RFSPART "2"
26 #define CONFIG_SUPPORT_EMMC_BOOT
28 #include "mx6_common.h"
29 #include <linux/sizes.h>
31 #define CONFIG_CMDLINE_TAG
32 #define CONFIG_SETUP_MEMORY_TAGS
33 #define CONFIG_INITRD_TAG
34 #define CONFIG_REVISION_TAG
35 #define CONFIG_SYS_MALLOC_LEN (10 * SZ_1M)
37 #define CONFIG_BOARD_EARLY_INIT_F
38 #define CONFIG_BOARD_LATE_INIT
40 #define CONFIG_MXC_GPIO
41 #define CONFIG_MXC_UART
43 #define CONFIG_CMD_FUSE
44 #define CONFIG_MXC_OCOTP
47 #define CONFIG_CMD_SATA
48 #define CONFIG_DWC_AHSATA
49 #define CONFIG_SYS_SATA_MAX_DEVICE 1
50 #define CONFIG_DWC_AHSATA_PORT_ID 0
51 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
56 #define CONFIG_FSL_ESDHC
57 #define CONFIG_FSL_USDHC
58 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
60 #define CONFIG_GENERIC_MMC
61 #define CONFIG_BOUNCE_BUFFER
62 #define CONFIG_DOS_PARTITION
65 #define CONFIG_USB_EHCI
66 #define CONFIG_USB_EHCI_MX6
67 #define CONFIG_USB_STORAGE
68 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
69 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
70 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
71 #define CONFIG_MXC_USB_FLAGS 0
72 #define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP
74 #define CONFIG_USBD_HS
75 #define CONFIG_USB_FUNCTION_MASS_STORAGE
76 #define CONFIG_USB_GADGET_VBUS_DRAW 2
78 /* Networking Configs */
79 #define CONFIG_FEC_MXC
81 #define IMX_FEC_BASE ENET_BASE_ADDR
82 #define CONFIG_FEC_XCV_TYPE RGMII
83 #define CONFIG_ETHPRIME "FEC"
84 #define CONFIG_FEC_MXC_PHYADDR 4
86 #define CONFIG_PHY_ATHEROS
90 #define CONFIG_MXC_SPI
91 #define CONFIG_SF_DEFAULT_BUS 0
92 #define CONFIG_SF_DEFAULT_CS 0
93 #define CONFIG_SF_DEFAULT_SPEED 20000000
94 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
97 /* allow to overwrite serial and ethaddr */
98 #define CONFIG_ENV_OVERWRITE
99 #define CONFIG_CONS_INDEX 1
100 #define CONFIG_BAUDRATE 115200
102 /* Command definition */
103 #define CONFIG_CMD_BMODE
105 #define CONFIG_LOADADDR 0x12000000
106 #define CONFIG_SYS_TEXT_BASE 0x17800000
108 #define CONFIG_EXTRA_ENV_SETTINGS \
109 "script=boot.scr\0" \
110 "image=" CONFIG_BOOT_DIR "/uImage\0" \
111 "uboot=u-boot.imx\0" \
112 "fdt_file=" CONFIG_BOOT_DIR "/" CONFIG_DEFAULT_FDT_FILE "\0" \
113 "fdt_addr=0x18000000\0" \
116 "console=" CONSOLE_DEV "\0" \
117 "fdt_high=0xffffffff\0" \
118 "initrd_high=0xffffffff\0" \
122 "loadcmd=" CONFIG_LOADCMD "\0" \
123 "rfspart=" CONFIG_RFSPART "\0" \
124 "update_sd_firmware=" \
125 "if test ${ip_dyn} = yes; then " \
126 "setenv get_cmd dhcp; " \
128 "setenv get_cmd tftp; " \
130 "if mmc dev ${mmcdev}; then " \
131 "if ${get_cmd} ${update_sd_firmware_filename}; then " \
132 "setexpr fw_sz ${filesize} / 0x200; " \
133 "setexpr fw_sz ${fw_sz} + 1; " \
134 "mmc write ${loadaddr} 0x2 ${fw_sz}; " \
138 "if tftp $loadaddr $uboot; then " \
140 "sf erase 0 0xC0000; " \
141 "sf write $loadaddr 0x400 $filesize; " \
142 "echo 'U-Boot upgraded. Please reset'; " \
144 "setargs=setenv bootargs console=${console},${baudrate} " \
145 "root=/dev/${rootdev} rw rootwait " CONFIG_EXTRA_BOOTARGS "\0" \
147 "${loadcmd} ${dev} ${devnum}:${partnum} ${loadaddr} ${script};\0" \
148 "bootscript=echo Running bootscript from ${dev}:${devnum}:${partnum};" \
151 "${loadcmd} ${dev} ${devnum}:${partnum} ${loadaddr} ${image}\0" \
152 "loadfdt=${loadcmd} ${dev} ${devnum}:${partnum} ${fdt_addr} ${fdt_file}\0" \
154 "if run loadbootscript; then " \
157 "if run loadimage; then " \
161 "doboot=echo Booting from ${dev}:${devnum}:${partnum} ...; " \
163 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
164 "if run loadfdt; then " \
165 "bootm ${loadaddr} - ${fdt_addr}; " \
167 "if test ${boot_fdt} = try; then " \
170 "echo WARN: Cannot load the DT; " \
176 "netargs=setenv bootargs console=${console},${baudrate} " \
178 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
179 "netboot=echo Booting from net ...; " \
181 "if test ${ip_dyn} = yes; then " \
182 "setenv get_cmd dhcp; " \
184 "setenv get_cmd tftp; " \
186 "${get_cmd} ${image}; " \
187 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
188 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
189 "bootm ${loadaddr} - ${fdt_addr}; " \
191 "if test ${boot_fdt} = try; then " \
194 "echo WARN: Cannot load the DT; " \
201 #define CONFIG_BOOTCOMMAND \
204 "setenv devnum 0; " \
205 "setenv rootdev sda${rfspart}; " \
209 "setenv rootdev mmcblk0p${rfspart}; " \
211 "setenv devnum ${sddev}; " \
212 "if mmc dev ${devnum}; then " \
216 "setenv devnum ${emmcdev}; " \
217 "setenv rootdev mmcblk${emmcdev}p${rfspart}; " \
218 "if mmc dev ${devnum}; then " \
224 #define CONFIG_ARP_TIMEOUT 200UL
226 /* Miscellaneous configurable options */
227 #define CONFIG_SYS_LONGHELP
228 #define CONFIG_AUTO_COMPLETE
230 /* Print Buffer Size */
231 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
232 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
234 #define CONFIG_SYS_MEMTEST_START 0x10000000
235 #define CONFIG_SYS_MEMTEST_END 0x10010000
236 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
238 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
240 #define CONFIG_CMDLINE_EDITING
241 #define CONFIG_STACKSIZE (128 * 1024)
243 /* Physical Memory Map */
244 #define CONFIG_NR_DRAM_BANKS 1
245 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
247 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
248 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
249 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
251 #define CONFIG_SYS_INIT_SP_OFFSET \
252 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
253 #define CONFIG_SYS_INIT_SP_ADDR \
254 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
256 /* FLASH and environment organization */
257 #define CONFIG_SYS_NO_FLASH
259 #define CONFIG_ENV_IS_IN_SPI_FLASH
260 #define CONFIG_ENV_SIZE (8 * 1024)
261 #define CONFIG_ENV_OFFSET (768 * 1024)
262 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
263 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
264 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
265 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
266 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
268 #ifndef CONFIG_SYS_DCACHE_OFF
271 #define CONFIG_SYS_FSL_USDHC_NUM 3
274 #define CONFIG_VIDEO_IPUV3
275 #define CONFIG_VIDEO_BMP_RLE8
276 #define CONFIG_SPLASH_SCREEN
277 #define CONFIG_SPLASH_SCREEN_ALIGN
278 #define CONFIG_BMP_16BPP
279 #define CONFIG_VIDEO_LOGO
280 #define CONFIG_VIDEO_BMP_LOGO
281 #define CONFIG_IPUV3_CLK 260000000
282 #define CONFIG_IMX_HDMI
283 #define CONFIG_IMX_VIDEO_SKIP
285 #define CONFIG_PWM_IMX
286 #define CONFIG_IMX6_PWM_PER_CLK 66000000
288 #undef CONFIG_CMD_PCI
289 #ifdef CONFIG_CMD_PCI
290 #define CONFIG_PCI_SCAN_SHOW
291 #define CONFIG_PCIE_IMX
292 #define CONFIG_PCIE_IMX_PERST_GPIO IMX_GPIO_NR(7, 12)
293 #define CONFIG_PCIE_IMX_POWER_GPIO IMX_GPIO_NR(1, 5)
297 #define CONFIG_SYS_I2C
298 #define CONFIG_SYS_I2C_MXC
299 #define CONFIG_SYS_I2C_SPEED 100000
300 #define CONFIG_SYS_I2C_MXC_I2C1
301 #define CONFIG_SYS_I2C_MXC_I2C2
302 #define CONFIG_SYS_I2C_MXC_I2C3
304 #endif /* __ADVANTECH_DMSBA16_CONFIG_H */