1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2011 Andes Technology Corporation
4 * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
5 * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
11 #include <asm/arch-ae3xx/ae3xx.h>
14 * CPU and Board Configuration Options
16 #define CONFIG_USE_INTERRUPT
18 #define CONFIG_SKIP_TRUNOFF_WATCHDOG
23 #define VERSION_CLOCK get_board_sys_clk()
26 * Use Externel CLOCK or PCLK
28 #undef CONFIG_FTRTC010_EXTCLK
30 #ifndef CONFIG_FTRTC010_EXTCLK
31 #define CONFIG_FTRTC010_PCLK
34 #ifdef CONFIG_FTRTC010_EXTCLK
35 #define TIMER_CLOCK 32768 /* CONFIG_FTRTC010_EXTCLK */
37 #define TIMER_CLOCK CONFIG_SYS_HZ /* CONFIG_FTRTC010_PCLK */
40 #define TIMER_LOAD_VAL 0xffffffff
45 #define CONFIG_RTC_FTRTC010
48 * Real Time Clock Divider
49 * RTC_DIV_COUNT (OSC_CLK/OSC_5MHZ)
51 #define OSC_5MHZ (5*1000000)
52 #define OSC_CLK (4*OSC_5MHZ)
53 #define RTC_DIV_COUNT (0.5) /* Why?? */
56 * Serial console configuration
59 /* FTUART is a high speed NS 16C550A compatible UART, addr: 0x99600000 */
60 #define CONFIG_SYS_NS16550_SERIAL
61 #define CONFIG_SYS_NS16550_COM1 CONFIG_FTUART010_02_BASE
62 #ifndef CONFIG_DM_SERIAL
63 #define CONFIG_SYS_NS16550_REG_SIZE -4
65 #define CONFIG_SYS_NS16550_CLK ((18432000 * 20) / 25) /* AG101P */
68 * Miscellaneous configurable options
72 * Size of malloc() pool
74 /* 512kB is suggested, (CONFIG_ENV_SIZE + 128 * 1024) was not enough */
79 #define PHYS_SDRAM_0 0x00000000 /* SDRAM Bank #1 */
81 #define PHYS_SDRAM_1 \
82 (PHYS_SDRAM_0 + PHYS_SDRAM_0_SIZE) /* SDRAM Bank #2 */
84 #define PHYS_SDRAM_0_SIZE 0x20000000 /* 512 MB */
85 #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512 MB */
87 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_0
89 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0xA0000 - \
90 GENERATED_GBL_DATA_SIZE)
93 * Static memory controller configuration
95 #define CONFIG_FTSMC020
97 #ifdef CONFIG_FTSMC020
98 #include <faraday/ftsmc020.h>
100 #define CONFIG_SYS_FTSMC020_CONFIGS { \
101 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \
102 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
105 #ifndef CONFIG_SKIP_LOWLEVEL_INIT /* FLASH is on BANK 0 */
106 #define FTSMC020_BANK0_LOWLV_CONFIG (FTSMC020_BANK_ENABLE | \
107 FTSMC020_BANK_SIZE_32M | \
108 FTSMC020_BANK_MBW_32)
110 #define FTSMC020_BANK0_LOWLV_TIMING (FTSMC020_TPR_RBE | \
111 FTSMC020_TPR_AST(1) | \
112 FTSMC020_TPR_CTW(1) | \
113 FTSMC020_TPR_ATI(1) | \
114 FTSMC020_TPR_AT2(1) | \
115 FTSMC020_TPR_WTC(1) | \
116 FTSMC020_TPR_AHT(1) | \
117 FTSMC020_TPR_TRNA(1))
121 * FLASH on ADP_AG101P is connected to BANK0
122 * Just disalbe the other BANK to avoid detection error.
124 #define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \
125 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \
126 FTSMC020_BANK_SIZE_32M | \
127 FTSMC020_BANK_MBW_32)
129 #define FTSMC020_BANK0_TIMING (FTSMC020_TPR_AST(3) | \
130 FTSMC020_TPR_CTW(3) | \
131 FTSMC020_TPR_ATI(0xf) | \
132 FTSMC020_TPR_AT2(3) | \
133 FTSMC020_TPR_WTC(3) | \
134 FTSMC020_TPR_AHT(3) | \
135 FTSMC020_TPR_TRNA(0xf))
137 #define FTSMC020_BANK1_CONFIG (0x00)
138 #define FTSMC020_BANK1_TIMING (0x00)
139 #endif /* CONFIG_FTSMC020 */
142 * FLASH and environment organization
144 /* use CFI framework */
146 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
147 #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
151 /* Do not use CONFIG_FLASH_CFI_LEGACY to detect on board flash */
152 #define PHYS_FLASH_1 0x88000000 /* BANK 0 */
153 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
154 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, }
156 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
157 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
159 /* max number of memory banks */
161 * There are 4 banks supported for this Controller,
162 * but we have only 1 bank connected to flash on board
164 #define CONFIG_SYS_FLASH_BANKS_SIZES {0x4000000}
166 /* max number of sectors on one chip */
167 #define CONFIG_FLASH_SECTOR_SIZE (0x10000*2)
168 #define CONFIG_SYS_MAX_FLASH_SECT 512
176 * For booting Linux, the board info and command line data
177 * have to be in the first 16 MB of memory, since this is
178 * the maximum mapped by the Linux kernel during initialization.
181 /* Initial Memory map for Linux*/
182 #define CONFIG_SYS_BOOTMAPSZ (64 << 20)
183 /* Increase max gunzip size */
184 #define CONFIG_SYS_BOOTM_LEN (64 << 20)
186 #endif /* __CONFIG_H */