2 * (C) Copyright 2009 Faraday Technology
3 * Po-Yu Chuang <ratbert@faraday-tech.com>
5 * Configuation settings for the Faraday A320 board.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <asm/arch/a320.h>
27 /*-----------------------------------------------------------------------
28 * CPU and Board Configuration Options
30 #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
32 #undef CONFIG_SKIP_LOWLEVEL_INIT
34 /*-----------------------------------------------------------------------
35 * Power Management Unit
37 #define CONFIG_FTPMU010_POWER
39 /*-----------------------------------------------------------------------
42 #define CONFIG_SYS_HZ 1000 /* timer ticks per second */
44 /*-----------------------------------------------------------------------
47 #define CONFIG_RTC_FTRTC010
49 /*-----------------------------------------------------------------------
50 * Serial console configuration
53 /* FTUART is a high speed NS 16C550A compatible UART */
54 #define CONFIG_BAUDRATE 38400
55 #define CONFIG_CONS_INDEX 1
56 #define CONFIG_SYS_NS16550
57 #define CONFIG_SYS_NS16550_SERIAL
58 #define CONFIG_SYS_NS16550_COM1 0x98200000
59 #define CONFIG_SYS_NS16550_REG_SIZE -4
60 #define CONFIG_SYS_NS16550_CLK 18432000
63 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65 /*-----------------------------------------------------------------------
68 #define CONFIG_NET_MULTI
69 #define CONFIG_FTMAC100
71 #define CONFIG_BOOTDELAY 3
73 /*-----------------------------------------------------------------------
74 * Command line configuration.
76 #include <config_cmd_default.h>
78 #define CONFIG_CMD_CACHE
79 #define CONFIG_CMD_DATE
80 #define CONFIG_CMD_PING
82 /*-----------------------------------------------------------------------
83 * Miscellaneous configurable options
85 #define CONFIG_SYS_LONGHELP /* undef to save memory */
86 #define CONFIG_SYS_PROMPT "A320 # " /* Monitor Command Prompt */
87 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
89 /* Print Buffer Size */
90 #define CONFIG_SYS_PBSIZE \
91 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
93 /* max number of command args */
94 #define CONFIG_SYS_MAXARGS 16
96 /* Boot Argument Buffer Size */
97 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
99 /*-----------------------------------------------------------------------
102 * The stack sizes are set up in start.S using the settings below
104 #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
105 #ifdef CONFIG_USE_IRQ
106 #define CONFIG_STACKSIZE_IRQ (4 * 1024) /* IRQ stack */
107 #define CONFIG_STACKSIZE_FIQ (4 * 1024) /* FIQ stack */
110 /*-----------------------------------------------------------------------
111 * Size of malloc() pool
113 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
115 /*-----------------------------------------------------------------------
116 * SDRAM controller configuration
118 #define CONFIG_SYS_FTSDMC020_TP0 (FTSDMC020_TP0_TRAS(2) | \
119 FTSDMC020_TP0_TRP(1) | \
120 FTSDMC020_TP0_TRCD(1) | \
121 FTSDMC020_TP0_TRF(3) | \
122 FTSDMC020_TP0_TWR(1) | \
123 FTSDMC020_TP0_TCL(2))
125 #define CONFIG_SYS_FTSDMC020_TP1 (FTSDMC020_TP1_INI_PREC(4) | \
126 FTSDMC020_TP1_INI_REFT(8) | \
127 FTSDMC020_TP1_REF_INTV(0x180))
129 #define CONFIG_SYS_FTSDMC020_BANK0_BSR (FTSDMC020_BANK_ENABLE | \
130 FTSDMC020_BANK_DDW_X16 | \
131 FTSDMC020_BANK_DSZ_256M | \
132 FTSDMC020_BANK_MBW_32 | \
133 FTSDMC020_BANK_SIZE_64M)
135 /*-----------------------------------------------------------------------
136 * Physical Memory Map
138 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
139 #define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */
140 #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
142 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
143 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
144 GENERATED_GBL_DATA_SIZE)
147 * Load address and memory test area should agree with
148 * board/faraday/a320/config.mk. Be careful not to overwrite U-boot itself.
150 #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x2000000)
152 /* memtest works on 63 MB in DRAM */
153 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
154 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x3F00000)
156 #define CONFIG_SYS_TEXT_BASE 0
158 /*-----------------------------------------------------------------------
159 * Static memory controller configuration
162 #define CONFIG_FTSMC020
163 #include <faraday/ftsmc020.h>
165 #define FTSMC020_BANK0_CONFIG (FTSMC020_BANK_ENABLE | \
166 FTSMC020_BANK_BASE(PHYS_FLASH_1) | \
167 FTSMC020_BANK_SIZE_1M | \
170 #define FTSMC020_BANK0_TIMING (FTSMC020_TPR_RBE | \
171 FTSMC020_TPR_AST(3) | \
172 FTSMC020_TPR_CTW(3) | \
173 FTSMC020_TPR_ATI(0xf) | \
174 FTSMC020_TPR_AT2(3) | \
175 FTSMC020_TPR_WTC(3) | \
176 FTSMC020_TPR_AHT(3) | \
177 FTSMC020_TPR_TRNA(0xf))
179 #define FTSMC020_BANK1_CONFIG (FTSMC020_BANK_ENABLE | \
180 FTSMC020_BANK_BASE(PHYS_FLASH_2) | \
181 FTSMC020_BANK_SIZE_32M | \
182 FTSMC020_BANK_MBW_32)
184 #define FTSMC020_BANK1_TIMING (FTSMC020_TPR_AST(3) | \
185 FTSMC020_TPR_CTW(3) | \
186 FTSMC020_TPR_ATI(0xf) | \
187 FTSMC020_TPR_AT2(3) | \
188 FTSMC020_TPR_WTC(3) | \
189 FTSMC020_TPR_AHT(3) | \
190 FTSMC020_TPR_TRNA(0xf))
192 #define CONFIG_SYS_FTSMC020_CONFIGS { \
193 { FTSMC020_BANK0_CONFIG, FTSMC020_BANK0_TIMING, }, \
194 { FTSMC020_BANK1_CONFIG, FTSMC020_BANK1_TIMING, }, \
197 /*-----------------------------------------------------------------------
198 * FLASH and environment organization
201 /* use CFI framework */
202 #define CONFIG_SYS_FLASH_CFI
203 #define CONFIG_FLASH_CFI_DRIVER
206 #define CONFIG_FLASH_CFI_LEGACY
207 #define CONFIG_SYS_FLASH_LEGACY_512Kx8
209 #define PHYS_FLASH_1 0x00000000
210 #define PHYS_FLASH_2 0x00400000
211 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
212 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, PHYS_FLASH_2, }
214 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
216 /* max number of memory banks */
217 #define CONFIG_SYS_MAX_FLASH_BANKS 2
219 /* max number of sectors on one chip */
220 #define CONFIG_SYS_MAX_FLASH_SECT 512
222 #undef CONFIG_SYS_FLASH_EMPTY_INFO
225 #define CONFIG_ENV_IS_IN_FLASH
226 #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x60000)
227 #define CONFIG_ENV_SIZE 0x20000
229 #endif /* __CONFIG_H */