2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
5 * SPDX-License-Identifier: GPL-2.0+
9 * board/config.h - configuration options, board specific
16 * High Level Configuration Options
20 #define CONFIG_405EP 1 /* This is a PPC405 CPU */
21 #define CONFIG_VOH405 1 /* ...on a VOH405 board */
23 #define CONFIG_SYS_TEXT_BASE 0xFFF80000
25 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
26 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
28 #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
30 #define CONFIG_BAUDRATE 9600
31 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
33 #undef CONFIG_BOOTARGS
34 #undef CONFIG_BOOTCOMMAND
36 #define CONFIG_PREBOOT /* enable preboot variable */
38 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
40 #undef CONFIG_HAS_ETH1
42 #define CONFIG_PPC4xx_EMAC
43 #define CONFIG_MII 1 /* MII PHY management */
44 #define CONFIG_PHY_ADDR 0 /* PHY address */
45 #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
46 #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
48 #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
54 #define CONFIG_BOOTP_BOOTFILESIZE
55 #define CONFIG_BOOTP_BOOTPATH
56 #define CONFIG_BOOTP_GATEWAY
57 #define CONFIG_BOOTP_HOSTNAME
61 * Command line configuration.
63 #include <config_cmd_default.h>
65 #define CONFIG_CMD_DHCP
66 #define CONFIG_CMD_PCI
67 #define CONFIG_CMD_IRQ
68 #define CONFIG_CMD_IDE
69 #define CONFIG_CMD_FAT
70 #define CONFIG_CMD_ELF
71 #define CONFIG_CMD_NAND
72 #define CONFIG_CMD_DATE
73 #define CONFIG_CMD_I2C
74 #define CONFIG_CMD_MII
75 #define CONFIG_CMD_PING
76 #define CONFIG_CMD_EEPROM
79 #define CONFIG_MAC_PARTITION
80 #define CONFIG_DOS_PARTITION
82 #define CONFIG_SUPPORT_VFAT
84 #undef CONFIG_WATCHDOG /* watchdog disabled */
86 #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
87 #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
89 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
92 * Miscellaneous configurable options
94 #define CONFIG_SYS_LONGHELP /* undef to save memory */
96 #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
98 #if defined(CONFIG_CMD_KGDB)
99 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
101 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
103 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
104 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
105 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
107 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
109 #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
111 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
113 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
114 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
116 #define CONFIG_CONS_INDEX 2 /* Use UART1 */
117 #define CONFIG_SYS_NS16550
118 #define CONFIG_SYS_NS16550_SERIAL
119 #define CONFIG_SYS_NS16550_REG_SIZE 1
120 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
122 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
123 #define CONFIG_SYS_BASE_BAUD 691200
125 /* The following table includes the supported baudrates */
126 #define CONFIG_SYS_BAUDRATE_TABLE \
127 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
128 57600, 115200, 230400, 460800, 921600 }
130 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
131 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
133 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
135 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
137 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
139 /*-----------------------------------------------------------------------
141 *-----------------------------------------------------------------------
143 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
144 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
145 #define NAND_BIG_DELAY_US 25
147 #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
148 #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
149 #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
150 #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
152 #define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
153 #define CONFIG_SYS_NAND_QUIET 1
155 /*-----------------------------------------------------------------------
157 *-----------------------------------------------------------------------
159 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
160 #define PCI_HOST_FORCE 1 /* configure as pci host */
161 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
163 #define CONFIG_PCI /* include pci support */
164 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
165 #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
166 #define CONFIG_PCI_PNP /* do pci plug-and-play */
167 /* resource configuration */
169 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
171 #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
173 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
174 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
175 #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
176 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
177 #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
178 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
179 #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
180 #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
181 #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
183 /*-----------------------------------------------------------------------
185 *-----------------------------------------------------------------------
187 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
188 #undef CONFIG_IDE_LED /* no led for ide supported */
189 #define CONFIG_IDE_RESET 1 /* reset for ide supported */
191 #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
192 #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
194 #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
195 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
196 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0010
198 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
199 #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
200 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
203 * For booting Linux, the board info and command line data
204 * have to be in the first 8 MB of memory, since this is
205 * the maximum mapped by the Linux kernel during initialization.
207 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
208 /*-----------------------------------------------------------------------
211 #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
213 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
214 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
216 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
217 #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
219 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
220 #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
221 #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
223 * The following defines are added for buggy IOP480 byte interface.
224 * All other boards should use the standard values (CPCI405 etc.)
226 #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
227 #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
228 #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
230 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
232 /*-----------------------------------------------------------------------
233 * Start addresses for the final memory configuration
234 * (Set up by the startup code)
235 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
237 #define CONFIG_SYS_SDRAM_BASE 0x00000000
238 #define CONFIG_SYS_FLASH_BASE 0xFFF80000
239 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
240 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
241 #define CONFIG_SYS_MALLOC_LEN (2 * 1024*1024) /* Reserve 2 MB for malloc() */
243 #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
244 # define CONFIG_SYS_RAMBOOT 1
246 # undef CONFIG_SYS_RAMBOOT
249 /*-----------------------------------------------------------------------
250 * Environment Variable setup
252 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
253 #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
254 #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
255 /* total size of a CAT24WC16 is 2048 bytes */
257 #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
258 #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
260 /*-----------------------------------------------------------------------
261 * I2C EEPROM (CAT24WC16) for environment
263 #define CONFIG_SYS_I2C
264 #define CONFIG_SYS_I2C_PPC4XX
265 #define CONFIG_SYS_I2C_PPC4XX_CH0
266 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
267 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
269 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
270 #define CONFIG_SYS_EEPROM_WREN 1
272 /* CAT24WC32/64... */
273 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
274 /* mask of address bits that overflow into the "EEPROM chip address" */
275 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
276 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
277 /* 32 byte page write mode using*/
278 /* last 5 bits of the address */
279 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
281 /*-----------------------------------------------------------------------
282 * External Bus Controller (EBC) Setup
285 #define CAN_BA 0xF0000000 /* CAN Base Address */
286 #define DUART0_BA 0xF0000400 /* DUART Base Address */
287 #define DUART1_BA 0xF0000408 /* DUART Base Address */
288 #define RTC_BA 0xF0000500 /* RTC Base Address */
289 #define VGA_BA 0xF1000000 /* Epson VGA Base Address */
290 #define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
292 /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
293 #define CONFIG_SYS_EBC_PB0AP 0x92015480
294 /*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
295 #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
297 /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
298 #define CONFIG_SYS_EBC_PB1AP 0x92015480
299 #define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
301 /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
302 #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
303 #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
305 /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
306 #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
307 #define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
309 /* Memory Bank 4 (Epson VGA) initialization */
310 #define CONFIG_SYS_EBC_PB4AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
311 #define CONFIG_SYS_EBC_PB4CR VGA_BA | 0x7A000 /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */
313 /*-----------------------------------------------------------------------
317 #define CONFIG_SYS_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */
318 #define CONFIG_SYS_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */
319 #define CONFIG_SYS_LCD_SMALL_MEM 0xF1400000 /* Epson S1D13704 Mem Base Address */
320 #define CONFIG_SYS_LCD_SMALL_REG 0xF140FFE0 /* Epson S1D13704 Reg Base Address */
322 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20)
324 /*-----------------------------------------------------------------------
328 #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
330 /* FPGA internal regs */
331 #define CONFIG_SYS_FPGA_CTRL 0x000
333 /* FPGA Control Reg */
334 #define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
335 #define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
336 #define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
338 #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
339 #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
341 /* FPGA program pin configuration */
342 #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
343 #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
344 #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
345 #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
346 #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
348 /*-----------------------------------------------------------------------
349 * Definitions for initial stack pointer and data area (in data cache)
351 /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
352 #define CONFIG_SYS_TEMP_STACK_OCM 1
354 /* On Chip Memory location */
355 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
356 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
357 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
358 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
360 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
361 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
363 /*-----------------------------------------------------------------------
364 * Definitions for GPIO setup (PPC405EP specific)
366 * GPIO0[0] - External Bus Controller BLAST output
367 * GPIO0[1-9] - Instruction trace outputs -> GPIO
368 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
369 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
370 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
371 * GPIO0[24-27] - UART0 control signal inputs/outputs
372 * GPIO0[28-29] - UART1 data signal input/output
373 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs -> GPIO
375 #define CONFIG_SYS_GPIO0_OSRL 0x00000550
376 #define CONFIG_SYS_GPIO0_OSRH 0x00000110
377 #define CONFIG_SYS_GPIO0_ISR1L 0x00000000
378 #define CONFIG_SYS_GPIO0_ISR1H 0x15555440
379 #define CONFIG_SYS_GPIO0_TSRL 0x00000000
380 #define CONFIG_SYS_GPIO0_TSRH 0x00000000
381 #define CONFIG_SYS_GPIO0_TCR 0x777E0017
383 #define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
384 #define CONFIG_SYS_LCD_ENDIAN (0x80000000 >> 7)
385 #define CONFIG_SYS_IIC_ON (0x80000000 >> 8)
386 #define CONFIG_SYS_LCD0_RST (0x80000000 >> 30)
387 #define CONFIG_SYS_LCD1_RST (0x80000000 >> 31)
388 #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
391 * Default speed selection (cpu_plb_opb_ebc) in mhz.
392 * This value will be set if iic boot eprom is disabled.
395 #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
396 #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
399 #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
400 #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
403 #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
404 #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
407 #endif /* __CONFIG_H */