2 * (C) Copyright 2002, 2003
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 * Gary Jennejohn <garyj@denx.de>
6 * David Mueller <d.mueller@elsoft.ch>
8 * Configuation settings for the MPL VCMA9 board.
10 * SPDX-License-Identifier: GPL-2.0+
17 #define MACH_TYPE_MPL_VCMA9 227
20 * High Level Configuration Options
23 #define CONFIG_S3C24X0 /* This is a SAMSUNG S3C24x0-type SoC */
24 #define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
25 #define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
26 #define CONFIG_MACH_TYPE MACH_TYPE_MPL_VCMA9 /* Machine type */
28 #define CONFIG_SYS_TEXT_BASE 0x0
30 #define CONFIG_SYS_GENERIC_BOARD
32 #define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
34 /* input clock of PLL (VCMA9 has 12MHz input clock) */
35 #define CONFIG_SYS_CLK_FREQ 12000000
37 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
38 #define CONFIG_SETUP_MEMORY_TAGS
39 #define CONFIG_INITRD_TAG
44 #define CONFIG_BOOTP_BOOTFILESIZE
45 #define CONFIG_BOOTP_BOOTPATH
46 #define CONFIG_BOOTP_GATEWAY
47 #define CONFIG_BOOTP_HOSTNAME
50 * Command line configuration.
52 #define CONFIG_CMD_CACHE
53 #define CONFIG_CMD_EEPROM
54 #define CONFIG_CMD_I2C
55 #define CONFIG_CMD_USB
56 #define CONFIG_CMD_REGINFO
57 #define CONFIG_CMD_DATE
58 #define CONFIG_CMD_ELF
59 #define CONFIG_CMD_DHCP
60 #define CONFIG_CMD_PING
61 #define CONFIG_CMD_BSP
62 #define CONFIG_CMD_NAND
64 #define CONFIG_BOARD_LATE_INIT
66 #define CONFIG_SYS_HUSH_PARSER
67 #define CONFIG_CMDLINE_EDITING
71 * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
72 * address 0x50 with 16bit addressing
74 #define CONFIG_SYS_I2C
76 /* we use the built-in I2C controller */
77 #define CONFIG_SYS_I2C_S3C24X0
78 #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* I2C speed */
79 #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x7F /* I2C slave addr */
81 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
82 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
83 /* use EEPROM for environment vars */
84 #define CONFIG_ENV_IS_IN_EEPROM 1
85 /* environment starts at offset 0 */
86 #define CONFIG_ENV_OFFSET 0x000
87 /* 2KB should be more than enough */
88 #define CONFIG_ENV_SIZE 0x800
90 #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
91 /* 64 bytes page write mode on 24C256 */
92 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
93 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
98 #define CONFIG_CS8900 /* we have a CS8900 on-board */
99 #define CONFIG_CS8900_BASE 0x20000300
100 #define CONFIG_CS8900_BUS16
103 * select serial console configuration
105 #define CONFIG_S3C24X0_SERIAL
106 #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
108 /* USB support (currently only works with D-cache off) */
109 #define CONFIG_USB_OHCI
110 #define CONFIG_USB_OHCI_S3C24XX
111 #define CONFIG_USB_KEYBOARD
112 #define CONFIG_USB_STORAGE
113 #define CONFIG_DOS_PARTITION
115 /* Enable needed helper functions */
116 #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
119 #define CONFIG_RTC_S3C24X0
122 /* allow to overwrite serial and ethaddr */
123 #define CONFIG_ENV_OVERWRITE
125 #define CONFIG_BAUDRATE 9600
127 #define CONFIG_BOOTDELAY 5
128 #define CONFIG_BOOT_RETRY_TIME -1
129 #define CONFIG_RESET_TO_RETRY
130 #define CONFIG_ZERO_BOOTDELAY_CHECK
132 #define CONFIG_NETMASK 255.255.255.0
133 #define CONFIG_IPADDR 10.0.0.110
134 #define CONFIG_SERVERIP 10.0.0.1
136 #if defined(CONFIG_CMD_KGDB)
137 /* speed to run kgdb serial port */
138 #define CONFIG_KGDB_BAUDRATE 115200
141 /* Miscellaneous configurable options */
142 #define CONFIG_SYS_LONGHELP /* undef to save memory */
143 #define CONFIG_SYS_PROMPT "VCMA9 # "
144 #define CONFIG_SYS_CBSIZE 256
145 /* Print Buffer Size */
146 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
147 #define CONFIG_SYS_MAXARGS 16
148 /* Boot Argument Buffer Size */
149 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
151 #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
152 #define CONFIG_DISPLAY_BOARDINFO /* Display board info */
154 #define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
155 #define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
157 #define CONFIG_SYS_ALT_MEMTEST
158 #define CONFIG_SYS_LOAD_ADDR 0x30800000
160 /* we configure PWM Timer 4 to 1ms 1000Hz */
162 /* support additional compression methods */
168 /*#define VERSION_TAG "released"*/
169 #define VERSION_TAG "unstable"
170 #define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
171 "MEV-10080-001 " VERSION_TAG
173 /* Physical Memory Map */
174 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
175 #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
176 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
178 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
180 /* FLASH and environment organization */
182 #define CONFIG_SYS_FLASH_CFI
183 #define CONFIG_FLASH_CFI_DRIVER
184 #define CONFIG_FLASH_CFI_LEGACY
185 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
186 #define CONFIG_FLASH_SHOW_PROGRESS 45
187 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
188 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
189 #define CONFIG_SYS_MAX_FLASH_SECT (19)
192 * Size of malloc() pool
193 * BZIP2 / LZO / LZMA need a lot of RAM
195 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
196 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
197 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
199 /* NAND configuration */
200 #ifdef CONFIG_CMD_NAND
201 #define CONFIG_NAND_S3C2410
202 #define CONFIG_SYS_S3C2410_NAND_HWECC
203 #define CONFIG_SYS_MAX_NAND_DEVICE 1
204 #define CONFIG_SYS_NAND_BASE 0x4E000000
205 #define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
206 #define CONFIG_S3C24XX_TACLS 1
207 #define CONFIG_S3C24XX_TWRPH0 5
208 #define CONFIG_S3C24XX_TWRPH1 3
211 #define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
214 #define CONFIG_CMD_FAT
215 #define CONFIG_CMD_UBI
216 #define CONFIG_CMD_UBIFS
217 #define CONFIG_CMD_JFFS2
218 #define CONFIG_YAFFS2
219 #define CONFIG_RBTREE
220 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
221 #define CONFIG_MTD_PARTITIONS
222 #define CONFIG_CMD_MTDPARTS
225 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
226 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
227 GENERATED_GBL_DATA_SIZE)
229 #define CONFIG_BOARD_EARLY_INIT_F
231 #endif /* __CONFIG_H */