i2c: fsl_i2c: Migrate to Kconfig
[platform/kernel/u-boot.git] / include / configs / UCP1020.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2013-2019 Arcturus Networks, Inc.
4  *           https://www.arcturusnetworks.com/products/ucp1020/
5  * based on include/configs/p1_p2_rdb_pc.h
6  * original copyright follows:
7  * Copyright 2009-2011 Freescale Semiconductor, Inc.
8  */
9
10 /*
11  * QorIQ uCP1020-xx boards configuration file
12  */
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15
16 #include <linux/stringify.h>
17
18 /*** Arcturus FirmWare Environment */
19
20 #define MAX_SERIAL_SIZE 15
21 #define MAX_HWADDR_SIZE 17
22
23 #define MAX_FWENV_ADDR  4
24
25 #define FWENV_MMC       1
26 #define FWENV_SPI_FLASH 2
27 #define FWENV_NOR_FLASH 3
28 /*
29  #define FWENV_TYPE    FWENV_MMC
30  #define FWENV_TYPE    FWENV_SPI_FLASH
31 */
32 #define FWENV_TYPE      FWENV_NOR_FLASH
33
34 #if (FWENV_TYPE == FWENV_MMC)
35 #define FWENV_ADDR1 -1
36 #define FWENV_ADDR2 -1
37 #define FWENV_ADDR3 -1
38 #define FWENV_ADDR4 -1
39 #define EMPY_CHAR 0
40 #endif
41
42 #if (FWENV_TYPE == FWENV_SPI_FLASH)
43 #ifndef CONFIG_SF_DEFAULT_SPEED
44 #define CONFIG_SF_DEFAULT_SPEED 1000000
45 #endif
46 #ifndef CONFIG_SF_DEFAULT_MODE
47 #define CONFIG_SF_DEFAULT_MODE  SPI_MODE0
48 #endif
49 #ifndef CONFIG_SF_DEFAULT_CS
50 #define CONFIG_SF_DEFAULT_CS    0
51 #endif
52 #ifndef CONFIG_SF_DEFAULT_BUS
53 #define CONFIG_SF_DEFAULT_BUS   0
54 #endif
55 #define FWENV_ADDR1 (0x200 - sizeof(smac))
56 #define FWENV_ADDR2 (0x400 - sizeof(smac))
57 #define FWENV_ADDR3 (CONFIG_ENV_SECT_SIZE + 0x200 - sizeof(smac))
58 #define FWENV_ADDR4 (CONFIG_ENV_SECT_SIZE + 0x400 - sizeof(smac))
59 #define EMPY_CHAR 0xff
60 #endif
61
62 #if (FWENV_TYPE == FWENV_NOR_FLASH)
63 #define FWENV_ADDR1 0xEC080000
64 #define FWENV_ADDR2 -1
65 #define FWENV_ADDR3 -1
66 #define FWENV_ADDR4 -1
67 #define EMPY_CHAR 0xff
68 #endif
69 /***********************************/
70
71 #define CONFIG_PCIE1    /* PCIE controller 1 (slot 1) */
72 #define CONFIG_PCIE2    /* PCIE controller 2 (slot 2) */
73 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
74 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
75 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
76
77 #if defined(CONFIG_TARTGET_UCP1020T1)
78
79 #define CONFIG_UCP1020_REV_1_3
80
81 #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
82
83 #define CONFIG_TSEC1
84 #define CONFIG_TSEC3
85 #define CONFIG_HAS_ETH0
86 #define CONFIG_HAS_ETH1
87 #define CONFIG_ETHADDR          00:19:D3:FF:FF:FF
88 #define CONFIG_ETH1ADDR         00:19:D3:FF:FF:FE
89 #define CONFIG_ETH2ADDR         00:19:D3:FF:FF:FD
90 #define CONFIG_IPADDR           10.80.41.229
91 #define CONFIG_SERVERIP         10.80.41.227
92 #define CONFIG_NETMASK          255.255.252.0
93 #define CONFIG_ETHPRIME         "eTSEC3"
94
95 #define CONFIG_SYS_L2_SIZE      (256 << 10)
96
97 #endif
98
99 #if defined(CONFIG_TARGET_UCP1020)
100
101 #define CONFIG_UCP1020
102 #define CONFIG_UCP1020_REV_1_3
103
104 #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
105
106 #define CONFIG_TSEC1
107 #define CONFIG_TSEC3
108 #define CONFIG_HAS_ETH0
109 #define CONFIG_HAS_ETH1
110 #define CONFIG_HAS_ETH2
111 #define CONFIG_ETHADDR          00:06:3B:FF:FF:FF
112 #define CONFIG_ETH1ADDR         00:06:3B:FF:FF:FE
113 #define CONFIG_ETH2ADDR         00:06:3B:FF:FF:FD
114 #define CONFIG_IPADDR           192.168.1.81
115 #define CONFIG_IPADDR1          192.168.1.82
116 #define CONFIG_IPADDR2          192.168.1.83
117 #define CONFIG_SERVERIP         192.168.1.80
118 #define CONFIG_GATEWAYIP        102.168.1.1
119 #define CONFIG_NETMASK          255.255.255.0
120 #define CONFIG_ETHPRIME         "eTSEC1"
121
122 #define CONFIG_SYS_L2_SIZE      (256 << 10)
123
124 #endif
125
126 #ifdef CONFIG_SDCARD
127 #define CONFIG_RAMBOOT_SDCARD
128 #define CONFIG_SYS_RAMBOOT
129 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
130 #endif
131
132 #ifdef CONFIG_SPIFLASH
133 #define CONFIG_RAMBOOT_SPIFLASH
134 #define CONFIG_SYS_RAMBOOT
135 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
136 #endif
137
138 #define CONFIG_SYS_TEXT_BASE_NOR        0xeff80000
139
140 #ifndef CONFIG_RESET_VECTOR_ADDRESS
141 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
142 #endif
143
144 #ifndef CONFIG_SYS_MONITOR_BASE
145 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
146 #endif
147
148 #define CONFIG_SYS_SATA_MAX_DEVICE      2
149 #define CONFIG_LBA48
150
151 #define CONFIG_SYS_CLK_FREQ     66666666
152 #define CONFIG_DDR_CLK_FREQ     66666666
153
154 #define CONFIG_HWCONFIG
155
156 /*
157  * These can be toggled for performance analysis, otherwise use default.
158  */
159 #define CONFIG_L2_CACHE
160 #define CONFIG_BTB
161
162 #define CONFIG_ENABLE_36BIT_PHYS
163
164 #define CONFIG_SYS_CCSRBAR              0xffe00000
165 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
166
167 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
168        SPL code*/
169 #ifdef CONFIG_SPL_BUILD
170 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
171 #endif
172
173 /* DDR Setup */
174 #define CONFIG_DDR_ECC_ENABLE
175 #ifndef CONFIG_DDR_ECC_ENABLE
176 #define CONFIG_SYS_DDR_RAW_TIMING
177 #define CONFIG_DDR_SPD
178 #endif
179 #define CONFIG_SYS_SPD_BUS_NUM 1
180
181 #define CONFIG_SYS_SDRAM_SIZE_LAW       LAW_SIZE_512M
182 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
183 #define CONFIG_SYS_SDRAM_SIZE           (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
184 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
185 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
186
187 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
188
189 /* Default settings for DDR3 */
190 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
191 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
192 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
193 #define CONFIG_SYS_DDR_CS1_BNDS         0x0040007f
194 #define CONFIG_SYS_DDR_CS1_CONFIG       0x80014302
195 #define CONFIG_SYS_DDR_CS1_CONFIG_2     0x00000000
196
197 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
198 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
199 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
200 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
201
202 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
203 #define CONFIG_SYS_DDR_WRLVL_CONTROL    0x8655A608
204 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
205 #define CONFIG_SYS_DDR_RCW_1            0x00000000
206 #define CONFIG_SYS_DDR_RCW_2            0x00000000
207 #ifdef CONFIG_DDR_ECC_ENABLE
208 #define CONFIG_SYS_DDR_CONTROL          0xE70C0000      /* Type = DDR3 & ECC */
209 #else
210 #define CONFIG_SYS_DDR_CONTROL          0xC70C0000      /* Type = DDR3 */
211 #endif
212 #define CONFIG_SYS_DDR_CONTROL_2        0x04401050
213 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
214 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
215
216 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
217 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
218 #define CONFIG_SYS_DDR_TIMING_1         0x6f6B4846
219 #define CONFIG_SYS_DDR_TIMING_2         0x0FA8C8CF
220 #define CONFIG_SYS_DDR_CLK_CTRL         0x03000000
221 #define CONFIG_SYS_DDR_MODE_1           0x40461520
222 #define CONFIG_SYS_DDR_MODE_2           0x8000c000
223 #define CONFIG_SYS_DDR_INTERVAL         0x0C300000
224
225 /*
226  * Memory map
227  *
228  * 0x0000_0000 0x7fff_ffff      DDR             Up to 2GB cacheable
229  * 0x8000_0000 0xdfff_ffff      PCI Express Mem 1G non-cacheable(PCIe * 2)
230  * 0xec00_0000 0xefff_ffff      NOR flash       Up to 64M non-cacheable CS0/1
231  * 0xf8f8_0000 0xf8ff_ffff      L2 SRAM         Up to 256K cacheable
232  *   (early boot only)
233  * 0xffc0_0000 0xffc3_ffff      PCI IO range    256k non-cacheable
234  * 0xffd0_0000 0xffd0_3fff      L1 for stack    16K cacheable
235  * 0xffe0_0000 0xffef_ffff      CCSR            1M non-cacheable
236  */
237
238 /*
239  * Local Bus Definitions
240  */
241 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* 64M */
242 #define CONFIG_SYS_FLASH_BASE           0xec000000
243
244 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
245
246 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
247         | BR_PS_16 | BR_V)
248
249 #define CONFIG_FLASH_OR_PRELIM          0xfc000ff7
250
251 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
252 #define CONFIG_SYS_FLASH_QUIET_TEST
253 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
254
255 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
256
257 #undef CONFIG_SYS_FLASH_CHECKSUM
258 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
259 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
260
261 #define CONFIG_SYS_FLASH_EMPTY_INFO
262
263 #define CONFIG_SYS_INIT_RAM_LOCK
264 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
265 /* Initial L1 address */
266 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
267 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
268 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
269 /* Size of used area in RAM */
270 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
271
272 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
273                                         GENERATED_GBL_DATA_SIZE)
274 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
275
276 #define CONFIG_SYS_MONITOR_LEN  (256 * 1024)/* Reserve 256 kB for Mon */
277 #define CONFIG_SYS_MALLOC_LEN   (1024 * 1024)/* Reserved for malloc */
278
279 #define CONFIG_SYS_PMC_BASE     0xff980000
280 #define CONFIG_SYS_PMC_BASE_PHYS        CONFIG_SYS_PMC_BASE
281 #define CONFIG_PMC_BR_PRELIM    (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
282                                         BR_PS_8 | BR_V)
283 #define CONFIG_PMC_OR_PRELIM    (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
284                                  OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
285                                  OR_GPCM_EAD)
286
287 #define CONFIG_SYS_BR0_PRELIM   CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
288 #define CONFIG_SYS_OR0_PRELIM   CONFIG_FLASH_OR_PRELIM  /* NOR Options */
289 #ifdef CONFIG_NAND_FSL_ELBC
290 #define CONFIG_SYS_BR1_PRELIM   CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
291 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
292 #endif
293
294 /* Serial Port - controlled on board with jumper J8
295  * open - index 2
296  * shorted - index 1
297  */
298 #undef CONFIG_SERIAL_SOFTWARE_FIFO
299 #define CONFIG_SYS_NS16550_SERIAL
300 #define CONFIG_SYS_NS16550_REG_SIZE     1
301 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
302 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
303 #define CONFIG_NS16550_MIN_FUNCTIONS
304 #endif
305
306 #define CONFIG_SYS_BAUDRATE_TABLE       \
307         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
308
309 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
310 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
311
312 /* I2C */
313 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x29} }
314 #define CONFIG_SYS_SPD_BUS_NUM          1 /* For rom_loc and flash bank */
315
316 #define CONFIG_RTC_DS1337
317 #define CONFIG_RTC_DS1337_NOOSC
318 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
319 #define CONFIG_SYS_I2C_PCA9557_ADDR     0x18
320 #define CONFIG_SYS_I2C_NCT72_ADDR       0x4C
321 #define CONFIG_SYS_I2C_IDT6V49205B      0x69
322
323 #if defined(CONFIG_PCI)
324 /*
325  * General PCI
326  * Memory space is mapped 1-1, but I/O space must start from 0.
327  */
328
329 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
330 #define CONFIG_SYS_PCIE2_NAME           "PCIe SLOT CON9"
331 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
332 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
333 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
334 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
335 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
336 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
337 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
338 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
339
340 /* controller 1, Slot 2, tgtid 1, Base address a000 */
341 #define CONFIG_SYS_PCIE1_NAME           "PCIe SLOT CON10"
342 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
343 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
344 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
345 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
346 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
347 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
348 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
349 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
350
351 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
352 #endif /* CONFIG_PCI */
353
354 /*
355  * Environment
356  */
357 #if !defined(CONFIG_ENV_FIT_UCBOOT) && defined(CONFIG_RAMBOOT_SDCARD)
358 #define CONFIG_FSL_FIXED_MMC_LOCATION
359 #endif
360
361 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
362 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
363
364 /*
365  * USB
366  */
367 #define CONFIG_HAS_FSL_DR_USB
368
369 #if defined(CONFIG_HAS_FSL_DR_USB)
370 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
371
372 #ifdef CONFIG_USB_EHCI_HCD
373 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
374 #define CONFIG_USB_EHCI_FSL
375 #endif
376 #endif
377
378 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
379
380 #ifdef CONFIG_MMC
381 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
382 #endif
383
384 /* Misc Extra Settings */
385 #undef CONFIG_WATCHDOG  /* watchdog disabled */
386
387 /*
388  * Miscellaneous configurable options
389  */
390 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
391 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms tick */
392
393 /*
394  * For booting Linux, the board info and command line data
395  * have to be in the first 64 MB of memory, since this is
396  * the maximum mapped by the Linux kernel during initialization.
397  */
398 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux*/
399 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
400
401 #if defined(CONFIG_CMD_KGDB)
402 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
403 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
404 #endif
405
406 /*
407  * Environment Configuration
408  */
409
410 #if defined(CONFIG_TSEC_ENET)
411
412 #if defined(CONFIG_UCP1020_REV_1_2) || defined(CONFIG_UCP1020_REV_1_3)
413 #else
414 #error "UCP1020 module revision is not defined !!!"
415 #endif
416
417 #define CONFIG_BOOTP_SERVERIP
418
419 #define CONFIG_TSEC1_NAME       "eTSEC1"
420 #define CONFIG_TSEC2_NAME       "eTSEC2"
421 #define CONFIG_TSEC3_NAME       "eTSEC3"
422
423 #define TSEC1_PHY_ADDR  4
424 #define TSEC2_PHY_ADDR  0
425 #define TSEC2_PHY_ADDR_SGMII    0x00
426 #define TSEC3_PHY_ADDR  6
427
428 #define TSEC1_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
429 #define TSEC2_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
430 #define TSEC3_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
431
432 #define TSEC1_PHYIDX    0
433 #define TSEC2_PHYIDX    0
434 #define TSEC3_PHYIDX    0
435
436 #endif
437
438 #define CONFIG_HOSTNAME         "UCP1020"
439 #define CONFIG_ROOTPATH         "/opt/nfsroot"
440 #define CONFIG_BOOTFILE         "uImage"
441 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
442
443 /* default location for tftp and bootm */
444 #define CONFIG_LOADADDR         1000000
445
446 #if defined(CONFIG_DONGLE)
447
448 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
449 "bootcmd=run prog_spi_mbrbootcramfs\0"                                  \
450 "bootfile=uImage\0"                                                     \
451 "consoledev=ttyS0\0"                                                    \
452 "cramfsfile=image.cramfs\0"                                             \
453 "dtbaddr=0x00c00000\0"                                                  \
454 "dtbfile=image.dtb\0"                                                   \
455 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
456 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
457 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
458 "fileaddr=0x01000000\0"                                                 \
459 "filesize=0x00080000\0"                                                 \
460 "flashmbr=sf probe 0; "                                                 \
461         "tftp $loadaddr $mbr; "                                         \
462         "sf erase $mbr_offset +$filesize; "                             \
463         "sf write $loadaddr $mbr_offset $filesize\0"                    \
464 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
465         "protect off $nor_recoveryaddr +$filesize; "                    \
466         "erase $nor_recoveryaddr +$filesize; "                          \
467         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
468         "protect on $nor_recoveryaddr +$filesize\0 "                    \
469 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
470         "protect off $nor_ubootaddr +$filesize; "                       \
471         "erase $nor_ubootaddr +$filesize; "                             \
472         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
473         "protect on $nor_ubootaddr +$filesize\0 "                       \
474 "flashworking=tftp $workingaddr $cramfsfile; "                          \
475         "protect off $nor_workingaddr +$filesize; "                     \
476         "erase $nor_workingaddr +$filesize; "                           \
477         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
478         "protect on $nor_workingaddr +$filesize\0 "                     \
479 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
480 "kerneladdr=0x01100000\0"                                               \
481 "kernelfile=uImage\0"                                                   \
482 "loadaddr=0x01000000\0"                                                 \
483 "mbr=uCP1020d.mbr\0"                                                    \
484 "mbr_offset=0x00000000\0"                                               \
485 "mmbr=uCP1020Quiet.mbr\0"                                               \
486 "mmcpart=0:2\0"                                                         \
487 "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
488         "mmc erase 1 1; "                                               \
489         "mmc write $loadaddr 1 1\0"                                     \
490 "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; "                \
491         "mmc erase 0x40 0x400; "                                        \
492         "mmc write $loadaddr 0x40 0x400\0"                              \
493 "netdev=eth0\0"                                                         \
494 "nor_recoveryaddr=0xEC0A0000\0"                                         \
495 "nor_ubootaddr=0xEFF80000\0"                                            \
496 "nor_workingaddr=0xECFA0000\0"                                          \
497 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
498         " console=$consoledev,$baudrate $othbootargs; "                 \
499         "run norloadrecovery; "                                         \
500         "bootm $kerneladdr - $dtbaddr\0"                                \
501 "norbootworking=setenv bootargs $workingbootargs"                       \
502         " console=$consoledev,$baudrate $othbootargs; "                 \
503         "run norloadworking; "                                          \
504         "bootm $kerneladdr - $dtbaddr\0"                                \
505 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
506         "setenv cramfsaddr $nor_recoveryaddr; "                         \
507         "cramfsload $dtbaddr $dtbfile; "                                \
508         "cramfsload $kerneladdr $kernelfile\0"                          \
509 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
510         "setenv cramfsaddr $nor_workingaddr; "                          \
511         "cramfsload $dtbaddr $dtbfile; "                                \
512         "cramfsload $kerneladdr $kernelfile\0"                          \
513 "prog_spi_mbr=run spi__mbr\0"                                           \
514 "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0"       \
515 "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
516         "run spi__cramfs\0"                                             \
517 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
518         " console=$consoledev,$baudrate $othbootargs; "                 \
519         "tftp $rootfsaddr $rootfsfile; "                                \
520         "tftp $loadaddr $kernelfile; "                                  \
521         "tftp $dtbaddr $dtbfile; "                                      \
522         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
523 "ramdisk_size=120000\0"                                                 \
524 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
525 "recoveryaddr=0x02F00000\0"                                             \
526 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
527 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
528         "mw.l 0xffe0f008 0x00400000\0"                                  \
529 "rootfsaddr=0x02F00000\0"                                               \
530 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
531 "rootpath=/opt/nfsroot\0"                                               \
532 "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
533         "protect off 0xeC000000 +$filesize; "                           \
534         "erase 0xEC000000 +$filesize; "                                 \
535         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
536         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
537         "protect on 0xeC000000 +$filesize\0"                            \
538 "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
539         "protect off 0xeFF80000 +$filesize; "                           \
540         "erase 0xEFF80000 +$filesize; "                                 \
541         "cp.b $loadaddr 0xEFF80000 $filesize; "                         \
542         "cmp.b $loadaddr 0xEFF80000 $filesize; "                        \
543         "protect on 0xeFF80000 +$filesize\0"                            \
544 "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; "                   \
545         "sf probe 0; sf erase 0x8000 +$filesize; "                      \
546         "sf write $loadaddr 0x8000 $filesize\0"                         \
547 "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; "             \
548         "protect off 0xec0a0000 +$filesize; "                           \
549         "erase 0xeC0A0000 +$filesize; "                                 \
550         "cp.b $loadaddr 0xeC0A0000 $filesize; "                         \
551         "protect on 0xec0a0000 +$filesize\0"                            \
552 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
553         "sf probe 1; sf erase 0 +$filesize; "                           \
554         "sf write $loadaddr 0 $filesize\0"                              \
555 "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
556         "sf probe 0; sf erase 0 +$filesize; "                           \
557         "sf write $loadaddr 0 $filesize\0"                              \
558 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
559         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
560         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
561         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
562         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
563         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
564 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
565 "ubootaddr=0x01000000\0"                                                \
566 "ubootfile=u-boot.bin\0"                                                \
567 "ubootd=u-boot4dongle.bin\0"                                            \
568 "upgrade=run flashworking\0"                                            \
569 "usb_phy_type=ulpi\0 "                                                  \
570 "workingaddr=0x02F00000\0"                                              \
571 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
572
573 #else
574
575 #if defined(CONFIG_UCP1020T1)
576
577 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
578 "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0"  \
579 "bootfile=uImage\0"                                                     \
580 "consoledev=ttyS0\0"                                                    \
581 "cramfsfile=image.cramfs\0"                                             \
582 "dtbaddr=0x00c00000\0"                                                  \
583 "dtbfile=image.dtb\0"                                                   \
584 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
585 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
586 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
587 "fileaddr=0x01000000\0"                                                 \
588 "filesize=0x00080000\0"                                                 \
589 "flashmbr=sf probe 0; "                                                 \
590         "tftp $loadaddr $mbr; "                                         \
591         "sf erase $mbr_offset +$filesize; "                             \
592         "sf write $loadaddr $mbr_offset $filesize\0"                    \
593 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
594         "protect off $nor_recoveryaddr +$filesize; "                    \
595         "erase $nor_recoveryaddr +$filesize; "                          \
596         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
597         "protect on $nor_recoveryaddr +$filesize\0 "                    \
598 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
599         "protect off $nor_ubootaddr +$filesize; "                       \
600         "erase $nor_ubootaddr +$filesize; "                             \
601         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
602         "protect on $nor_ubootaddr +$filesize\0 "                       \
603 "flashworking=tftp $workingaddr $cramfsfile; "                          \
604         "protect off $nor_workingaddr +$filesize; "                     \
605         "erase $nor_workingaddr +$filesize; "                           \
606         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
607         "protect on $nor_workingaddr +$filesize\0 "                     \
608 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
609 "kerneladdr=0x01100000\0"                                               \
610 "kernelfile=uImage\0"                                                   \
611 "loadaddr=0x01000000\0"                                                 \
612 "mbr=uCP1020.mbr\0"                                                     \
613 "mbr_offset=0x00000000\0"                                               \
614 "netdev=eth0\0"                                                         \
615 "nor_recoveryaddr=0xEC0A0000\0"                                         \
616 "nor_ubootaddr=0xEFF80000\0"                                            \
617 "nor_workingaddr=0xECFA0000\0"                                          \
618 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
619         " console=$consoledev,$baudrate $othbootargs; "                 \
620         "run norloadrecovery; "                                         \
621         "bootm $kerneladdr - $dtbaddr\0"                                \
622 "norbootworking=setenv bootargs $workingbootargs"                       \
623         " console=$consoledev,$baudrate $othbootargs; "                 \
624         "run norloadworking; "                                          \
625         "bootm $kerneladdr - $dtbaddr\0"                                \
626 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
627         "setenv cramfsaddr $nor_recoveryaddr; "                         \
628         "cramfsload $dtbaddr $dtbfile; "                                \
629         "cramfsload $kerneladdr $kernelfile\0"                          \
630 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
631         "setenv cramfsaddr $nor_workingaddr; "                          \
632         "cramfsload $dtbaddr $dtbfile; "                                \
633         "cramfsload $kerneladdr $kernelfile\0"                          \
634 "othbootargs=quiet\0"                                                   \
635 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
636         " console=$consoledev,$baudrate $othbootargs; "                 \
637         "tftp $rootfsaddr $rootfsfile; "                                \
638         "tftp $loadaddr $kernelfile; "                                  \
639         "tftp $dtbaddr $dtbfile; "                                      \
640         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
641 "ramdisk_size=120000\0"                                                 \
642 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
643 "recoveryaddr=0x02F00000\0"                                             \
644 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
645 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
646         "mw.l 0xffe0f008 0x00400000\0"                                  \
647 "rootfsaddr=0x02F00000\0"                                               \
648 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
649 "rootpath=/opt/nfsroot\0"                                               \
650 "silent=1\0"                                                            \
651 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
652         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
653         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
654         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
655         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
656         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
657 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
658 "ubootaddr=0x01000000\0"                                                \
659 "ubootfile=u-boot.bin\0"                                                \
660 "upgrade=run flashworking\0"                                            \
661 "workingaddr=0x02F00000\0"                                              \
662 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
663
664 #else /* For Arcturus Modules */
665
666 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
667 "bootcmd=run norkernel\0"                                               \
668 "bootfile=uImage\0"                                                     \
669 "consoledev=ttyS0\0"                                                    \
670 "dtbaddr=0x00c00000\0"                                                  \
671 "dtbfile=image.dtb\0"                                                   \
672 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
673 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
674 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
675 "fileaddr=0x01000000\0"                                                 \
676 "filesize=0x00080000\0"                                                 \
677 "flashmbr=sf probe 0; "                                                 \
678         "tftp $loadaddr $mbr; "                                         \
679         "sf erase $mbr_offset +$filesize; "                             \
680         "sf write $loadaddr $mbr_offset $filesize\0"                    \
681 "flashuboot=tftp $loadaddr $ubootfile; "                                \
682         "protect off $nor_ubootaddr0 +$filesize; "                      \
683         "erase $nor_ubootaddr0 +$filesize; "                            \
684         "cp.b $loadaddr $nor_ubootaddr0 $filesize; "                    \
685         "protect on $nor_ubootaddr0 +$filesize; "                       \
686         "protect off $nor_ubootaddr1 +$filesize; "                      \
687         "erase $nor_ubootaddr1 +$filesize; "                            \
688         "cp.b $loadaddr $nor_ubootaddr1 $filesize; "                    \
689         "protect on $nor_ubootaddr1 +$filesize\0 "                      \
690 "format0=protect off $part0base +$part0size; "                          \
691         "erase $part0base +$part0size\0"                                \
692 "format1=protect off $part1base +$part1size; "                          \
693         "erase $part1base +$part1size\0"                                \
694 "format2=protect off $part2base +$part2size; "                          \
695         "erase $part2base +$part2size\0"                                \
696 "format3=protect off $part3base +$part3size; "                          \
697         "erase $part3base +$part3size\0"                                \
698 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
699 "kerneladdr=0x01100000\0"                                               \
700 "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"                 \
701 "kernelfile=uImage\0"                                                   \
702 "loadaddr=0x01000000\0"                                                 \
703 "mbr=uCP1020.mbr\0"                                                     \
704 "mbr_offset=0x00000000\0"                                               \
705 "netdev=eth0\0"                                                         \
706 "nor_ubootaddr0=0xEC000000\0"                                           \
707 "nor_ubootaddr1=0xEFF80000\0"                                           \
708 "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
709         "run norkernelload; "                                           \
710         "bootm $kerneladdr - $dtbaddr\0"                                \
711 "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; "                       \
712         "setenv cramfsaddr $part0base; "                                \
713         "cramfsload $dtbaddr $dtbfile; "                                \
714         "cramfsload $kerneladdr $kernelfile\0"                          \
715 "part0base=0xEC100000\0"                                                \
716 "part0size=0x00700000\0"                                                \
717 "part1base=0xEC800000\0"                                                \
718 "part1size=0x02000000\0"                                                \
719 "part2base=0xEE800000\0"                                                \
720 "part2size=0x00800000\0"                                                \
721 "part3base=0xEF000000\0"                                                \
722 "part3size=0x00F80000\0"                                                \
723 "partENVbase=0xEC080000\0"                                              \
724 "partENVsize=0x00080000\0"                                              \
725 "program0=tftp part0-000000.bin; "                                      \
726         "protect off $part0base +$filesize; "                           \
727         "erase $part0base +$filesize; "                                 \
728         "cp.b $loadaddr $part0base $filesize; "                         \
729         "echo Verifying...; "                                           \
730         "cmp.b $loadaddr $part0base $filesize\0"                        \
731 "program1=tftp part1-000000.bin; "                                      \
732         "protect off $part1base +$filesize; "                           \
733         "erase $part1base +$filesize; "                                 \
734         "cp.b $loadaddr $part1base $filesize; "                         \
735         "echo Verifying...; "                                           \
736         "cmp.b $loadaddr $part1base $filesize\0"                        \
737 "program2=tftp part2-000000.bin; "                                      \
738         "protect off $part2base +$filesize; "                           \
739         "erase $part2base +$filesize; "                                 \
740         "cp.b $loadaddr $part2base $filesize; "                         \
741         "echo Verifying...; "                                           \
742         "cmp.b $loadaddr $part2base $filesize\0"                        \
743 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
744         "  console=$consoledev,$baudrate $othbootargs; "                \
745         "tftp $rootfsaddr $rootfsfile; "                                \
746         "tftp $loadaddr $kernelfile; "                                  \
747         "tftp $dtbaddr $dtbfile; "                                      \
748         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
749 "ramdisk_size=120000\0"                                                 \
750 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
751 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
752         "mw.l 0xffe0f008 0x00400000\0"                                  \
753 "rootfsaddr=0x02F00000\0"                                               \
754 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
755 "rootpath=/opt/nfsroot\0"                                               \
756 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
757         "sf probe 0; sf erase 0 +$filesize; "                           \
758         "sf write $loadaddr 0 $filesize\0"                              \
759 "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; "                 \
760         "protect off 0xeC000000 +$filesize; "                           \
761         "erase 0xEC000000 +$filesize; "                                 \
762         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
763         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
764         "protect on 0xeC000000 +$filesize\0"                            \
765 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
766         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
767         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
768         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
769         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
770         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
771 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
772 "ubootfile=u-boot.bin\0"                                                \
773 "upgrade=run flashuboot\0"                                              \
774 "usb_phy_type=ulpi\0 "                                                  \
775 "boot_nfs= "                                                            \
776         "setenv bootargs root=/dev/nfs rw "                             \
777         "nfsroot=$serverip:$rootpath "                                  \
778         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
779         "console=$consoledev,$baudrate $othbootargs;"                   \
780         "tftp $loadaddr $bootfile;"                                     \
781         "tftp $fdtaddr $fdtfile;"                                       \
782         "bootm $loadaddr - $fdtaddr\0"                                  \
783 "boot_hd = "                                                            \
784         "setenv bootargs root=/dev/$bdev rw rootdelay=30 "              \
785         "console=$consoledev,$baudrate $othbootargs;"                   \
786         "usb start;"                                                    \
787         "ext2load usb 0:1 $loadaddr /boot/$bootfile;"                   \
788         "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"                     \
789         "bootm $loadaddr - $fdtaddr\0"                                  \
790 "boot_usb_fat = "                                                       \
791         "setenv bootargs root=/dev/ram rw "                             \
792         "console=$consoledev,$baudrate $othbootargs "                   \
793         "ramdisk_size=$ramdisk_size;"                                   \
794         "usb start;"                                                    \
795         "fatload usb 0:2 $loadaddr $bootfile;"                          \
796         "fatload usb 0:2 $fdtaddr $fdtfile;"                            \
797         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"                    \
798         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
799 "boot_usb_ext2 = "                                                      \
800         "setenv bootargs root=/dev/ram rw "                             \
801         "console=$consoledev,$baudrate $othbootargs "                   \
802         "ramdisk_size=$ramdisk_size;"                                   \
803         "usb start;"                                                    \
804         "ext2load usb 0:4 $loadaddr $bootfile;"                         \
805         "ext2load usb 0:4 $fdtaddr $fdtfile;"                           \
806         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"                   \
807         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
808 "boot_nor = "                                                           \
809         "setenv bootargs root=/dev/$jffs2nor rw "                       \
810         "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"  \
811         "bootm $norbootaddr - $norfdtaddr\0 "                           \
812 "boot_ram = "                                                           \
813         "setenv bootargs root=/dev/ram rw "                             \
814         "console=$consoledev,$baudrate $othbootargs "                   \
815         "ramdisk_size=$ramdisk_size;"                                   \
816         "tftp $ramdiskaddr $ramdiskfile;"                               \
817         "tftp $loadaddr $bootfile;"                                     \
818         "tftp $fdtaddr $fdtfile;"                                       \
819         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
820
821 #endif
822 #endif
823
824 #endif /* __CONFIG_H */