2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
8 * SPDX-License-Identifier: GPL-2.0+
15 * Check valid setting of revision define.
16 * Total5100 and Total5200 Rev.1 are identical except for the processor.
18 #if (CONFIG_TOTAL5200_REV!=1 && CONFIG_TOTAL5200_REV!=2)
19 #error CONFIG_TOTAL5200_REV must be 1 or 2
23 * High Level Configuration Options
27 #define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
28 #define CONFIG_TOTAL5200 1 /* ... on Total5200 board */
31 * Valid values for CONFIG_SYS_TEXT_BASE are:
32 * 0xFFF00000 boot high (standard configuration)
34 * 0x00100000 boot from RAM (for testing only)
36 #ifndef CONFIG_SYS_TEXT_BASE
37 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
40 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
42 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
45 * Serial console configuration
47 #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
48 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
49 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
55 #define CONFIG_VIDEO_SED13806
56 #define CONFIG_VIDEO_SED13806_16BPP
58 #define CONFIG_CFB_CONSOLE
59 #define CONFIG_VIDEO_LOGO
60 /* #define CONFIG_VIDEO_BMP_LOGO */
61 #define CONFIG_CONSOLE_EXTRA_INFO
62 #define CONFIG_VGA_AS_SINGLE_DEVICE
63 #define CONFIG_VIDEO_SW_CURSOR
64 #define CONFIG_SPLASH_SCREEN
69 * 0x40000000 - 0x4fffffff - PCI Memory
70 * 0x50000000 - 0x50ffffff - PCI IO Space
73 #define CONFIG_PCI_PNP 1
74 #define CONFIG_PCI_SCAN_SHOW 1
75 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
77 #define CONFIG_PCI_MEM_BUS 0x40000000
78 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
79 #define CONFIG_PCI_MEM_SIZE 0x10000000
81 #define CONFIG_PCI_IO_BUS 0x50000000
82 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
83 #define CONFIG_PCI_IO_SIZE 0x01000000
86 #define CONFIG_EEPRO100 1
87 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
88 #define CONFIG_NS8382X 1
91 #define CONFIG_MAC_PARTITION
92 #define CONFIG_DOS_PARTITION
95 #define CONFIG_USB_OHCI
96 #define CONFIG_USB_STORAGE
102 #define CONFIG_BOOTP_BOOTFILESIZE
103 #define CONFIG_BOOTP_BOOTPATH
104 #define CONFIG_BOOTP_GATEWAY
105 #define CONFIG_BOOTP_HOSTNAME
109 * Command line configuration.
111 #include <config_cmd_default.h>
113 #define CONFIG_CMD_PCI
115 #define CONFIG_CMD_BMP
116 #define CONFIG_CMD_EEPROM
117 #define CONFIG_CMD_FAT
118 #define CONFIG_CMD_I2C
119 #define CONFIG_CMD_IDE
120 #define CONFIG_CMD_PING
121 #define CONFIG_CMD_USB
124 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low */
125 # define CONFIG_SYS_LOWBOOT 1
131 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
133 #define CONFIG_PREBOOT \
134 "setenv stdout serial;setenv stderr serial;" \
136 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
139 #undef CONFIG_BOOTARGS
141 #define CONFIG_EXTRA_ENV_SETTINGS \
143 "nfsargs=setenv bootargs root=/dev/nfs rw " \
144 "nfsroot=${serverip}:${rootpath}\0" \
145 "ramargs=setenv bootargs root=/dev/ram rw\0" \
146 "addip=setenv bootargs ${bootargs} " \
147 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
148 ":${hostname}:${netdev}:off panic=1\0" \
149 "flash_nfs=run nfsargs addip;" \
150 "bootm ${kernel_addr}\0" \
151 "flash_self=run ramargs addip;" \
152 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
153 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
154 "rootpath=/opt/eldk/ppc_82xx\0" \
155 "bootfile=/tftpboot/MPC5200/uImage\0" \
158 #define CONFIG_BOOTCOMMAND "run flash_self"
161 * IPB Bus clocking configuration.
163 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
168 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
169 #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
171 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
172 #define CONFIG_SYS_I2C_SLAVE 0x7F
175 * EEPROM configuration
177 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
178 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
179 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
180 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
183 * Flash configuration
185 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
186 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
187 #if CONFIG_TOTAL5200_REV==2
188 # define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max num of flash banks */
189 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS5_START, CONFIG_SYS_CS4_START, CONFIG_SYS_BOOTCS_START }
191 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
192 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
194 #define CONFIG_SYS_FLASH_EMPTY_INFO
195 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
197 #if CONFIG_TOTAL5200_REV==1
198 # define CONFIG_SYS_FLASH_BASE 0xFE000000
199 # define CONFIG_SYS_FLASH_SIZE 0x02000000
200 #elif CONFIG_TOTAL5200_REV==2
201 # define CONFIG_SYS_FLASH_BASE 0xFA000000
202 # define CONFIG_SYS_FLASH_SIZE 0x06000000
203 #endif /* CONFIG_TOTAL5200_REV */
205 #if defined(CONFIG_SYS_LOWBOOT)
206 # define CONFIG_ENV_ADDR 0xFE040000
207 #else /* CONFIG_SYS_LOWBOOT */
208 # define CONFIG_ENV_ADDR 0xFFF40000
209 #endif /* CONFIG_SYS_LOWBOOT */
212 * Environment settings
214 #define CONFIG_ENV_IS_IN_FLASH 1
215 #define CONFIG_ENV_SIZE 0x40000
216 #define CONFIG_ENV_SECT_SIZE 0x40000
217 #define CONFIG_ENV_OVERWRITE 1
222 #define CONFIG_SYS_SDRAM_BASE 0x00000000
223 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
224 #define CONFIG_SYS_MBAR 0xF0000000 /* 64 kB */
225 #define CONFIG_SYS_FPGA_BASE 0xF0010000 /* 64 kB */
226 #define CONFIG_SYS_CPLD_BASE 0xF0020000 /* 64 kB */
227 #define CONFIG_SYS_LCD_BASE 0xF1000000 /* 4096 kB */
229 /* Use SRAM until RAM will be available */
230 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
231 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
233 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
234 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
236 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
237 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
238 # define CONFIG_SYS_RAMBOOT 1
241 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
242 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
243 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
246 * Ethernet configuration
248 #define CONFIG_MPC5xxx_FEC 1
249 #define CONFIG_MPC5xxx_FEC_SEVENWIRE
250 /* dummy, 7-wire FEC does not have phy address */
251 #define CONFIG_PHY_ADDR 0x00
256 * CS1: SDRAM CS1 disabled, gpio_wkup_6 enabled 0
258 * ALTs: CAN1/2 on PSC2, SPI on PSC3 00
259 * CS7: Interrupt GPIO on PSC3_5 0
260 * CS8: Interrupt GPIO on PSC3_4 0
261 * ATA: reset default, changed in ATA driver 00
262 * IR_USB_CLK: IrDA/USB 48MHz clock gen. int., pin is GPIO 0
263 * IRDA: reset default, changed in IrDA driver 000
264 * ETHER: reset default, changed in Ethernet driver 0000
265 * PCI_DIS: reset default, changed in PCI driver 0
266 * USB_SE: reset default, changed in USB driver 0
267 * USB: reset default, changed in USB driver 00
268 * PSC3: SPI and UART functionality without CD 1100
272 * PSC1: reset default, changed in AC'97 driver 000
275 #define CONFIG_SYS_GPS_PORT_CONFIG 0x00000C10
278 * Miscellaneous configurable options
280 #define CONFIG_SYS_LONGHELP /* undef to save memory */
281 #if defined(CONFIG_CMD_KGDB)
282 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
284 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
286 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
287 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
288 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
290 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
291 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
293 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
295 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
296 #if defined(CONFIG_CMD_KGDB)
297 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
302 * Various low-level settings
304 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
305 #define CONFIG_SYS_HID0_FINAL HID0_ICE
307 #if CONFIG_TOTAL5200_REV==1
308 # define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
309 # define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
310 # define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
311 # define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
312 # define CONFIG_SYS_CS0_SIZE 0x02000000 /* 32 MB */
314 # define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS4_START + CONFIG_SYS_CS4_SIZE)
315 # define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
316 # define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
317 # define CONFIG_SYS_CS4_START (CONFIG_SYS_CS5_START + CONFIG_SYS_CS5_SIZE)
318 # define CONFIG_SYS_CS4_SIZE 0x02000000 /* 32 MB */
319 # define CONFIG_SYS_CS4_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
320 # define CONFIG_SYS_CS5_START CONFIG_SYS_FLASH_BASE
321 # define CONFIG_SYS_CS5_SIZE 0x02000000 /* 32 MB */
322 # define CONFIG_SYS_CS5_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
325 #define CONFIG_SYS_CS1_START CONFIG_SYS_FPGA_BASE
326 #define CONFIG_SYS_CS1_SIZE 0x00010000 /* 64 kB */
327 #define CONFIG_SYS_CS1_CFG 0x0019FF00 /* 25WS, MX, AL, AA, CE, AS_25, DS_32 */
329 #define CONFIG_SYS_CS2_START CONFIG_SYS_LCD_BASE
330 #define CONFIG_SYS_CS2_SIZE 0x00400000 /* 4096 kB */
331 #define CONFIG_SYS_CS2_CFG 0x0032FD0C /* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */
333 #if CONFIG_TOTAL5200_REV==1
334 # define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
335 # define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
336 # define CONFIG_SYS_CS3_CFG 0x000ADF00 /* 10WS, MX, AL, CE, AS_25, DS_32 */
338 # define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
339 # define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
340 # define CONFIG_SYS_CS3_CFG 0x000AD800 /* 10WS, MX, AL, CE, AS_24, DS_8 */
343 #define CONFIG_SYS_CS_BURST 0x00000000
344 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
346 /*-----------------------------------------------------------------------
348 *-----------------------------------------------------------------------
350 #define CONFIG_USB_CLOCK 0x0001BBBB
351 #define CONFIG_USB_CONFIG 0x00001000
353 /*-----------------------------------------------------------------------
354 * IDE/ATA stuff Supports IDE harddisk
355 *-----------------------------------------------------------------------
358 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
360 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
361 #undef CONFIG_IDE_LED /* LED for ide not supported */
363 #define CONFIG_IDE_RESET /* reset for ide supported */
364 #define CONFIG_IDE_PREINIT
366 #define CONFIG_SYS_ATA_CS_ON_I2C2
367 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
368 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
370 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
372 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
374 /* Offset for data I/O */
375 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
377 /* Offset for normal register accesses */
378 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
380 /* Offset for alternate registers */
381 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
383 /* Interval between registers */
384 #define CONFIG_SYS_ATA_STRIDE 4
386 #endif /* __CONFIG_H */