2 * (C) Copyright 2000, 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
37 #define CONFIG_TQM860L 1 /* ...on a TQM8xxL module */
39 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40 #undef CONFIG_8xx_CONS_SMC2
41 #undef CONFIG_8xx_CONS_NONE
43 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
45 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
47 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
49 #define CONFIG_BOARD_TYPES 1 /* support board types */
51 #define CONFIG_PREBOOT "echo;" \
52 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
55 #undef CONFIG_BOOTARGS
57 #define CONFIG_EXTRA_ENV_SETTINGS \
58 "nfsargs=setenv bootargs root=/dev/nfs rw " \
59 "nfsroot=$(serverip):$(rootpath)\0" \
60 "ramargs=setenv bootargs root=/dev/ram rw\0" \
61 "addip=setenv bootargs $(bootargs) " \
62 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
63 ":$(hostname):$(netdev):off panic=1\0" \
64 "flash_nfs=run nfsargs addip;" \
65 "bootm $(kernel_addr)\0" \
66 "flash_self=run ramargs addip;" \
67 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
68 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
69 "rootpath=/opt/eldk/ppc_8xx\0" \
70 "bootfile=/tftpboot/TQM860L/uImage\0" \
71 "kernel_addr=40040000\0" \
72 "ramdisk_addr=40100000\0" \
74 #define CONFIG_BOOTCOMMAND "run flash_self"
76 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
77 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
79 #undef CONFIG_WATCHDOG /* watchdog disabled */
81 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
83 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
85 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
87 #define CONFIG_MAC_PARTITION
88 #define CONFIG_DOS_PARTITION
90 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
92 #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
98 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
99 #include <cmd_confdefs.h>
102 * Miscellaneous configurable options
104 #define CFG_LONGHELP /* undef to save memory */
105 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
108 #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
110 #ifdef CFG_HUSH_PARSER
111 #define CFG_PROMPT_HUSH_PS2 "> "
114 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
115 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
117 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
119 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
120 #define CFG_MAXARGS 16 /* max number of command args */
121 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
123 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
124 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
126 #define CFG_LOAD_ADDR 0x100000 /* default load address */
128 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
130 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
133 * Low Level Configuration Settings
134 * (address mappings, register initial values, etc.)
135 * You should know what you are doing if you make changes here.
137 /*-----------------------------------------------------------------------
138 * Internal Memory Mapped Register
140 #define CFG_IMMR 0xFFF00000
142 /*-----------------------------------------------------------------------
143 * Definitions for initial stack pointer and data area (in DPRAM)
145 #define CFG_INIT_RAM_ADDR CFG_IMMR
146 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
147 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
148 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
149 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
151 /*-----------------------------------------------------------------------
152 * Start addresses for the final memory configuration
153 * (Set up by the startup code)
154 * Please note that CFG_SDRAM_BASE _must_ start at 0
156 #define CFG_SDRAM_BASE 0x00000000
157 #define CFG_FLASH_BASE 0x40000000
158 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
159 #define CFG_MONITOR_BASE CFG_FLASH_BASE
160 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
163 * For booting Linux, the board info and command line data
164 * have to be in the first 8 MB of memory, since this is
165 * the maximum mapped by the Linux kernel during initialization.
167 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
169 /*-----------------------------------------------------------------------
172 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
173 #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
175 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
176 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
178 #define CFG_ENV_IS_IN_FLASH 1
179 #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
180 #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
182 /* Address and size of Redundant Environment Sector */
183 #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
184 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
186 /*-----------------------------------------------------------------------
187 * Hardware Information Block
189 #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
190 #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
191 #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
193 /*-----------------------------------------------------------------------
194 * Cache Configuration
196 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
197 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
198 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
201 /*-----------------------------------------------------------------------
202 * SYPCR - System Protection Control 11-9
203 * SYPCR can only be written once after reset!
204 *-----------------------------------------------------------------------
205 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
207 #if defined(CONFIG_WATCHDOG)
208 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
209 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
211 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
214 /*-----------------------------------------------------------------------
215 * SIUMCR - SIU Module Configuration 11-6
216 *-----------------------------------------------------------------------
217 * PCMCIA config., multi-function pin tri-state
219 #ifndef CONFIG_CAN_DRIVER
220 #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
221 #else /* we must activate GPL5 in the SIUMCR for CAN */
222 #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
223 #endif /* CONFIG_CAN_DRIVER */
225 /*-----------------------------------------------------------------------
226 * TBSCR - Time Base Status and Control 11-26
227 *-----------------------------------------------------------------------
228 * Clear Reference Interrupt Status, Timebase freezing enabled
230 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
232 /*-----------------------------------------------------------------------
233 * RTCSC - Real-Time Clock Status and Control Register 11-27
234 *-----------------------------------------------------------------------
236 #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
238 /*-----------------------------------------------------------------------
239 * PISCR - Periodic Interrupt Status and Control 11-31
240 *-----------------------------------------------------------------------
241 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
243 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
245 /*-----------------------------------------------------------------------
246 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
247 *-----------------------------------------------------------------------
248 * Reset PLL lock status sticky bit, timer expired status bit and timer
249 * interrupt status bit
251 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
253 #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
255 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
256 #else /* up to 50 MHz we use a 1:1 clock */
257 #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
258 #endif /* CONFIG_80MHz */
260 /*-----------------------------------------------------------------------
261 * SCCR - System Clock and reset Control Register 15-27
262 *-----------------------------------------------------------------------
263 * Set clock output, timebase and RTC source and divider,
264 * power management and some other internal clocks
266 #define SCCR_MASK SCCR_EBDF11
267 #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
268 #define CFG_SCCR (/* SCCR_TBS | */ \
269 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
270 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
272 #else /* up to 50 MHz we use a 1:1 clock */
273 #define CFG_SCCR (SCCR_TBS | \
274 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
275 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
277 #endif /* CONFIG_80MHz */
279 /*-----------------------------------------------------------------------
281 *-----------------------------------------------------------------------
284 #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
285 #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
286 #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
287 #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
288 #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
289 #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
290 #define CFG_PCMCIA_IO_ADDR (0xEC000000)
291 #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
293 /*-----------------------------------------------------------------------
294 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
295 *-----------------------------------------------------------------------
298 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
300 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
301 #undef CONFIG_IDE_LED /* LED for ide not supported */
302 #undef CONFIG_IDE_RESET /* reset for ide not supported */
304 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
305 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
307 #define CFG_ATA_IDE0_OFFSET 0x0000
309 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
311 /* Offset for data I/O */
312 #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
314 /* Offset for normal register accesses */
315 #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
317 /* Offset for alternate registers */
318 #define CFG_ATA_ALT_OFFSET 0x0100
320 /*-----------------------------------------------------------------------
322 *-----------------------------------------------------------------------
325 /*#define CFG_DER 0x2002000F*/
329 * Init Memory Controller:
331 * BR0/1 and OR0/1 (FLASH)
334 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
335 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
337 /* used to re-map FLASH both when starting from SRAM or FLASH:
338 * restrict access enough to keep SRAM working (if any)
339 * but not too much to meddle with FLASH accesses
341 #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
342 #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
347 #if defined(CONFIG_80MHz)
348 /* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
349 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
350 OR_SCY_3_CLK | OR_EHTR | OR_BI)
351 #elif defined(CONFIG_66MHz)
352 /* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
353 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
354 OR_SCY_3_CLK | OR_EHTR | OR_BI)
356 /* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
357 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
358 OR_SCY_2_CLK | OR_EHTR | OR_BI)
359 #endif /*CONFIG_??MHz */
361 #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
362 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
363 #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
365 #define CFG_OR1_REMAP CFG_OR0_REMAP
366 #define CFG_OR1_PRELIM CFG_OR0_PRELIM
367 #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
370 * BR2/3 and OR2/3 (SDRAM)
373 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
374 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
375 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
377 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
378 #define CFG_OR_TIMING_SDRAM 0x00000A00
380 #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
381 #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
383 #ifndef CONFIG_CAN_DRIVER
384 #define CFG_OR3_PRELIM CFG_OR2_PRELIM
385 #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
386 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
387 #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
388 #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
389 #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
390 #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
391 BR_PS_8 | BR_MS_UPMB | BR_V )
392 #endif /* CONFIG_CAN_DRIVER */
395 * Memory Periodic Timer Prescaler
397 * The Divider for PTA (refresh timer) configuration is based on an
398 * example SDRAM configuration (64 MBit, one bank). The adjustment to
399 * the number of chip selects (NCS) and the actually needed refresh
400 * rate is done by setting MPTPR.
402 * PTA is calculated from
403 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
405 * gclk CPU clock (not bus clock!)
406 * Trefresh Refresh cycle * 4 (four word bursts used)
408 * 4096 Rows from SDRAM example configuration
409 * 1000 factor s -> ms
410 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
411 * 4 Number of refresh cycles per period
412 * 64 Refresh cycle in ms per number of rows
413 * --------------------------------------------
414 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
416 * 50 MHz => 50.000.000 / Divider = 98
417 * 66 Mhz => 66.000.000 / Divider = 129
418 * 80 Mhz => 80.000.000 / Divider = 156
420 #if defined(CONFIG_80MHz)
421 #define CFG_MAMR_PTA 156
422 #elif defined(CONFIG_66MHz)
423 #define CFG_MAMR_PTA 129
425 #define CFG_MAMR_PTA 98
426 #endif /*CONFIG_??MHz */
429 * For 16 MBit, refresh rates could be 31.3 us
430 * (= 64 ms / 2K = 125 / quad bursts).
431 * For a simpler initialization, 15.6 us is used instead.
433 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
434 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
436 #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
437 #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
439 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
440 #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
441 #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
444 * MAMR settings for SDRAM
448 #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
449 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
450 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
452 #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
453 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
454 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
458 * Internal Definitions
462 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
463 #define BOOTFLAG_WARM 0x02 /* Software reboot */
465 #define CONFIG_SCC1_ENET
466 #define CONFIG_FEC_ENET
467 #define CONFIG_ETHPRIME "SCC ETHERNET"
469 #endif /* __CONFIG_H */