2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
9 * board/config.h - configuration options, board specific
16 * High Level Configuration Options
20 #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
21 #define CONFIG_TQM850L 1 /* ...on a TQM8xxL module */
22 #define CONFIG_DISPLAY_BOARDINFO
24 #define CONFIG_SYS_TEXT_BASE 0x40000000
26 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
27 #define CONFIG_SYS_SMC_RXBUFLEN 128
28 #define CONFIG_SYS_MAXIDLE 10
29 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
31 #define CONFIG_BOOTCOUNT_LIMIT
34 #define CONFIG_BOARD_TYPES 1 /* support board types */
36 #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
38 #undef CONFIG_BOOTARGS
40 #define CONFIG_EXTRA_ENV_SETTINGS \
42 "nfsargs=setenv bootargs root=/dev/nfs rw " \
43 "nfsroot=${serverip}:${rootpath}\0" \
44 "ramargs=setenv bootargs root=/dev/ram rw\0" \
45 "addip=setenv bootargs ${bootargs} " \
46 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
47 ":${hostname}:${netdev}:off panic=1\0" \
48 "flash_nfs=run nfsargs addip;" \
49 "bootm ${kernel_addr}\0" \
50 "flash_self=run ramargs addip;" \
51 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
52 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
53 "rootpath=/opt/eldk/ppc_8xx\0" \
54 "hostname=TQM850L\0" \
55 "bootfile=TQM850L/uImage\0" \
56 "fdt_addr=40040000\0" \
57 "kernel_addr=40060000\0" \
58 "ramdisk_addr=40200000\0" \
59 "u-boot=TQM850L/u-image.bin\0" \
60 "load=tftp 200000 ${u-boot}\0" \
61 "update=prot off 40000000 +${filesize};" \
62 "era 40000000 +${filesize};" \
63 "cp.b 200000 40000000 ${filesize};" \
64 "sete filesize;save\0" \
66 #define CONFIG_BOOTCOMMAND "run flash_self"
68 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
69 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
71 #undef CONFIG_WATCHDOG /* watchdog disabled */
73 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
75 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
80 #define CONFIG_BOOTP_SUBNETMASK
81 #define CONFIG_BOOTP_GATEWAY
82 #define CONFIG_BOOTP_HOSTNAME
83 #define CONFIG_BOOTP_BOOTPATH
84 #define CONFIG_BOOTP_BOOTFILESIZE
86 #define CONFIG_MAC_PARTITION
87 #define CONFIG_DOS_PARTITION
89 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
92 * Command line configuration.
94 #define CONFIG_CMD_DATE
95 #define CONFIG_CMD_IDE
96 #define CONFIG_CMD_JFFS2
98 #define CONFIG_NETCONSOLE
101 * Miscellaneous configurable options
103 #define CONFIG_SYS_LONGHELP /* undef to save memory */
105 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
107 #if defined(CONFIG_CMD_KGDB)
108 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
110 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
112 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
113 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
114 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
116 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
117 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
119 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
122 * Low Level Configuration Settings
123 * (address mappings, register initial values, etc.)
124 * You should know what you are doing if you make changes here.
126 /*-----------------------------------------------------------------------
127 * Internal Memory Mapped Register
129 #define CONFIG_SYS_IMMR 0xFFF00000
131 /*-----------------------------------------------------------------------
132 * Definitions for initial stack pointer and data area (in DPRAM)
134 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
135 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
136 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
137 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
139 /*-----------------------------------------------------------------------
140 * Start addresses for the final memory configuration
141 * (Set up by the startup code)
142 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
144 #define CONFIG_SYS_SDRAM_BASE 0x00000000
145 #define CONFIG_SYS_FLASH_BASE 0x40000000
146 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
147 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
148 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
151 * For booting Linux, the board info and command line data
152 * have to be in the first 8 MB of memory, since this is
153 * the maximum mapped by the Linux kernel during initialization.
155 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
157 /*-----------------------------------------------------------------------
161 /* use CFI flash driver */
162 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
163 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
164 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
165 #define CONFIG_SYS_FLASH_EMPTY_INFO
166 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
167 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
168 #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
170 #define CONFIG_ENV_IS_IN_FLASH 1
171 #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
172 #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
174 /* Address and size of Redundant Environment Sector */
175 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
176 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
178 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
180 #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
182 /*-----------------------------------------------------------------------
183 * Dynamic MTD partition support
185 #define CONFIG_CMD_MTDPARTS
186 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
187 #define CONFIG_FLASH_CFI_MTD
188 #define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
190 #define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
196 /*-----------------------------------------------------------------------
197 * Hardware Information Block
199 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
200 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
201 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
203 /*-----------------------------------------------------------------------
204 * Cache Configuration
206 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
207 #if defined(CONFIG_CMD_KGDB)
208 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
211 /*-----------------------------------------------------------------------
212 * SYPCR - System Protection Control 11-9
213 * SYPCR can only be written once after reset!
214 *-----------------------------------------------------------------------
215 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
217 #if defined(CONFIG_WATCHDOG)
218 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
219 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
221 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
224 /*-----------------------------------------------------------------------
225 * SIUMCR - SIU Module Configuration 11-6
226 *-----------------------------------------------------------------------
227 * PCMCIA config., multi-function pin tri-state
229 #ifndef CONFIG_CAN_DRIVER
230 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
231 #else /* we must activate GPL5 in the SIUMCR for CAN */
232 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
233 #endif /* CONFIG_CAN_DRIVER */
235 /*-----------------------------------------------------------------------
236 * TBSCR - Time Base Status and Control 11-26
237 *-----------------------------------------------------------------------
238 * Clear Reference Interrupt Status, Timebase freezing enabled
240 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
242 /*-----------------------------------------------------------------------
243 * RTCSC - Real-Time Clock Status and Control Register 11-27
244 *-----------------------------------------------------------------------
246 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
248 /*-----------------------------------------------------------------------
249 * PISCR - Periodic Interrupt Status and Control 11-31
250 *-----------------------------------------------------------------------
251 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
253 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
255 /*-----------------------------------------------------------------------
256 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
257 *-----------------------------------------------------------------------
258 * Reset PLL lock status sticky bit, timer expired status bit and timer
259 * interrupt status bit
261 #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
263 /*-----------------------------------------------------------------------
264 * SCCR - System Clock and reset Control Register 15-27
265 *-----------------------------------------------------------------------
266 * Set clock output, timebase and RTC source and divider,
267 * power management and some other internal clocks
269 #define SCCR_MASK SCCR_EBDF11
270 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
271 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
274 /*-----------------------------------------------------------------------
276 *-----------------------------------------------------------------------
279 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
280 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
281 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
282 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
283 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
284 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
285 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
286 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
288 /*-----------------------------------------------------------------------
289 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
290 *-----------------------------------------------------------------------
293 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
294 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
296 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
297 #undef CONFIG_IDE_LED /* LED for ide not supported */
298 #undef CONFIG_IDE_RESET /* reset for ide not supported */
300 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
301 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
303 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
305 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
307 /* Offset for data I/O */
308 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
310 /* Offset for normal register accesses */
311 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
313 /* Offset for alternate registers */
314 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
316 /*-----------------------------------------------------------------------
318 *-----------------------------------------------------------------------
321 #define CONFIG_SYS_DER 0
324 * Init Memory Controller:
326 * BR0/1 and OR0/1 (FLASH)
329 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
330 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
332 /* used to re-map FLASH both when starting from SRAM or FLASH:
333 * restrict access enough to keep SRAM working (if any)
334 * but not too much to meddle with FLASH accesses
336 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
337 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
342 #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
343 OR_SCY_3_CLK | OR_EHTR | OR_BI)
345 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
346 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
347 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
349 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
350 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
351 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
354 * BR2/3 and OR2/3 (SDRAM)
357 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
358 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
359 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
361 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
362 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
364 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
365 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
367 #ifndef CONFIG_CAN_DRIVER
368 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
369 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
370 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
371 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
372 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
373 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
374 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
375 BR_PS_8 | BR_MS_UPMB | BR_V )
376 #endif /* CONFIG_CAN_DRIVER */
379 * Memory Periodic Timer Prescaler
381 * The Divider for PTA (refresh timer) configuration is based on an
382 * example SDRAM configuration (64 MBit, one bank). The adjustment to
383 * the number of chip selects (NCS) and the actually needed refresh
384 * rate is done by setting MPTPR.
386 * PTA is calculated from
387 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
389 * gclk CPU clock (not bus clock!)
390 * Trefresh Refresh cycle * 4 (four word bursts used)
392 * 4096 Rows from SDRAM example configuration
393 * 1000 factor s -> ms
394 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
395 * 4 Number of refresh cycles per period
396 * 64 Refresh cycle in ms per number of rows
397 * --------------------------------------------
398 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
400 * 50 MHz => 50.000.000 / Divider = 98
401 * 66 Mhz => 66.000.000 / Divider = 129
402 * 80 Mhz => 80.000.000 / Divider = 156
405 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
406 #define CONFIG_SYS_MAMR_PTA 98
409 * For 16 MBit, refresh rates could be 31.3 us
410 * (= 64 ms / 2K = 125 / quad bursts).
411 * For a simpler initialization, 15.6 us is used instead.
413 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
414 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
416 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
417 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
419 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
420 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
421 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
424 * MAMR settings for SDRAM
428 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
429 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
430 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
432 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
433 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
434 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
436 #define CONFIG_HWCONFIG 1
438 #endif /* __CONFIG_H */