2 * (C) Copyright 2001-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * Imported from global configuration:
43 * High Level Configuration Options
47 #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
50 #define CONFIG_TQM8260 100 /* ...on a TQM8260 module Rev.100 */
52 #define CONFIG_TQM8260 200 /* ...on a TQM8260 module Rev.200 */
55 #define CONFIG_82xx_CONS_SMC1 1 /* console on SMC1 */
57 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
59 #define CONFIG_BOOTCOUNT_LIMIT
61 #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
62 #define CONFIG_BAUDRATE 230400
64 #define CONFIG_BAUDRATE 9600
67 #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
69 #undef CONFIG_BOOTARGS
71 #define CONFIG_EXTRA_ENV_SETTINGS \
73 "nfsargs=setenv bootargs root=/dev/nfs rw " \
74 "nfsroot=$(serverip):$(rootpath)\0" \
75 "ramargs=setenv bootargs root=/dev/ram rw\0" \
76 "addip=setenv bootargs $(bootargs) " \
77 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
78 ":$(hostname):$(netdev):off panic=1\0" \
79 "flash_nfs=run nfsargs addip;" \
80 "bootm $(kernel_addr)\0" \
81 "flash_self=run ramargs addip;" \
82 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
83 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
84 "rootpath=/opt/eldk/ppc_82xx\0" \
85 "bootfile=/tftpboot/TQM8260/uImage\0" \
86 "kernel_addr=40040000\0" \
87 "ramdisk_addr=40100000\0" \
89 #define CONFIG_BOOTCOMMAND "run flash_self"
91 /* enable I2C and select the hardware/software driver */
92 #undef CONFIG_HARD_I2C /* I2C with hardware support */
93 #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
94 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
95 #define CFG_I2C_SLAVE 0x7F
98 * Software (bit-bang) I2C driver configuration
101 /* TQM8260 Rev.100 has the clock and data pins swapped (!!!) on EEPROM */
102 #if (CONFIG_TQM8260 <= 100)
104 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
105 #define I2C_ACTIVE (iop->pdir |= 0x00020000)
106 #define I2C_TRISTATE (iop->pdir &= ~0x00020000)
107 #define I2C_READ ((iop->pdat & 0x00020000) != 0)
108 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00020000; \
109 else iop->pdat &= ~0x00020000
110 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00010000; \
111 else iop->pdat &= ~0x00010000
112 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
116 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
117 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
118 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
119 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
120 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
121 else iop->pdat &= ~0x00010000
122 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
123 else iop->pdat &= ~0x00020000
124 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
127 #define CFG_I2C_EEPROM_ADDR 0x50
128 #define CFG_I2C_EEPROM_ADDR_LEN 2
129 #define CFG_EEPROM_PAGE_WRITE_BITS 4
130 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
135 * select serial console configuration
137 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
138 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
141 * if CONFIG_CONS_NONE is defined, then the serial console routines must
142 * defined elsewhere (for example, on the cogent platform, there are serial
143 * ports on the motherboard which are used for the serial console - see
144 * cogent/cma101/serial.[ch]).
146 #define CONFIG_CONS_ON_SMC /* define if console on SMC */
147 #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
148 #undef CONFIG_CONS_NONE /* define if console on something else*/
149 #ifdef CONFIG_82xx_CONS_SMC1
150 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
152 #ifdef CONFIG_82xx_CONS_SMC2
153 #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
156 #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
157 #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
158 #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9 */
161 * select ethernet configuration
163 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
164 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
167 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
168 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
169 * from CONFIG_COMMANDS to remove support for networking.
171 * (On TQM8260 either SCC1 or FCC2 may be chosen: SCC1 is hardwired to the
172 * X.29 connector, and FCC2 is hardwired to the X.1 connector)
174 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
175 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
176 #undef CONFIG_ETHER_NONE /* define if ether on something else */
177 #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
179 #if defined(CONFIG_ETHER_ON_SCC) && (CONFIG_ETHER_INDEX == 1)
185 # define CFG_CMXSCR_VALUE (CMXSCR_RS1CS_CLK11 | CMXSCR_TS1CS_CLK12)
187 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
192 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
193 * - Enable Full Duplex in FSMR
195 # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
196 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
197 # define CFG_CPMFCR_RAMTYPE 0
198 # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
200 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
203 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
204 #if defined(CONFIG_MPC8255) || defined(CONFIG_MPC8265)
205 # define CONFIG_8260_CLKIN 66666666 /* in Hz */
206 #else /* !CONFIG_MPC8255 && !CONFIG_MPC8265 */
207 # ifndef CONFIG_300MHz
208 # define CONFIG_8260_CLKIN 66666666 /* in Hz */
210 # define CONFIG_8260_CLKIN 83333000 /* in Hz */
212 #endif /* CONFIG_MPC8255 */
214 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
215 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
217 #undef CONFIG_WATCHDOG /* watchdog disabled */
219 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
221 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
223 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
230 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
231 #include <cmd_confdefs.h>
234 * Miscellaneous configurable options
236 #define CFG_LONGHELP /* undef to save memory */
237 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
238 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
239 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
241 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
243 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
244 #define CFG_MAXARGS 16 /* max number of command args */
245 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
247 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
248 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
250 #define CFG_LOAD_ADDR 0x100000 /* default load address */
252 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
254 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
256 #define CFG_RESET_ADDRESS 0xFFFFFFFC /* "bad" address */
259 * For booting Linux, the board info and command line data
260 * have to be in the first 8 MB of memory, since this is
261 * the maximum mapped by the Linux kernel during initialization.
263 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
266 /* What should the base address of the main FLASH be and how big is
267 * it (in MBytes)? This must contain TEXT_BASE from board/tqm8260/config.mk
268 * The main FLASH is whichever is connected to *CS0.
270 #define CFG_FLASH0_BASE 0x40000000
271 #define CFG_FLASH1_BASE 0x60000000
272 #define CFG_FLASH0_SIZE 32
273 #define CFG_FLASH1_SIZE 32
275 /* Flash bank size (for preliminary settings)
277 #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
279 /*-----------------------------------------------------------------------
282 #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
283 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
285 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
286 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
289 /* Start port with environment in flash; switch to EEPROM later */
290 #define CFG_ENV_IS_IN_FLASH 1
291 #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x40000)
292 #define CFG_ENV_SIZE 0x40000
293 #define CFG_ENV_SECT_SIZE 0x40000
295 /* Final version: environment in EEPROM */
296 #define CFG_ENV_IS_IN_EEPROM 1
297 #define CFG_ENV_OFFSET 0
298 #define CFG_ENV_SIZE 2048
301 /*-----------------------------------------------------------------------
302 * Hardware Information Block
304 #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
305 #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
306 #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
308 /*-----------------------------------------------------------------------
309 * Hard Reset Configuration Words
311 * if you change bits in the HRCW, you must also change the CFG_*
312 * defines for the various registers affected by the HRCW e.g. changing
313 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
315 #define __HRCW__ALL__ (HRCW_CIP | HRCW_ISB111 | HRCW_BMS)
317 #if defined(CONFIG_MPC8255) || defined(CONFIG_MPC8265)
318 # define CFG_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
319 #else /* ! MPC8255 && !MPC8265 */
320 # if defined(CONFIG_266MHz)
321 # define CFG_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
322 # elif defined(CONFIG_300MHz)
323 # define CFG_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0110)
325 # define CFG_HRCW_MASTER (__HRCW__ALL__)
327 #endif /* CONFIG_MPC8255 */
329 /* no slaves so just fill with zeros */
330 #define CFG_HRCW_SLAVE1 0
331 #define CFG_HRCW_SLAVE2 0
332 #define CFG_HRCW_SLAVE3 0
333 #define CFG_HRCW_SLAVE4 0
334 #define CFG_HRCW_SLAVE5 0
335 #define CFG_HRCW_SLAVE6 0
336 #define CFG_HRCW_SLAVE7 0
338 /*-----------------------------------------------------------------------
339 * Internal Memory Mapped Register
341 #define CFG_IMMR 0xFFF00000
343 /*-----------------------------------------------------------------------
344 * Definitions for initial stack pointer and data area (in DPRAM)
346 #define CFG_INIT_RAM_ADDR CFG_IMMR
347 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
348 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
349 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
350 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
352 /*-----------------------------------------------------------------------
353 * Start addresses for the final memory configuration
354 * (Set up by the startup code)
355 * Please note that CFG_SDRAM_BASE _must_ start at 0
357 * 60x SDRAM is mapped at CFG_SDRAM_BASE, local SDRAM
358 * is mapped at SDRAM_BASE2_PRELIM.
360 #define CFG_SDRAM_BASE 0x00000000
361 #define CFG_FLASH_BASE CFG_FLASH0_BASE
362 #define CFG_MONITOR_BASE TEXT_BASE
363 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
364 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
367 * Internal Definitions
371 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
372 #define BOOTFLAG_WARM 0x02 /* Software reboot */
375 /*-----------------------------------------------------------------------
376 * Cache Configuration
378 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
379 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
380 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
383 /*-----------------------------------------------------------------------
384 * HIDx - Hardware Implementation-dependent Registers 2-11
385 *-----------------------------------------------------------------------
386 * HID0 also contains cache control - initially enable both caches and
387 * invalidate contents, then the final state leaves only the instruction
388 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
389 * but Soft reset does not.
391 * HID1 has only read-only information - nothing to set.
393 #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
395 #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
398 /*-----------------------------------------------------------------------
399 * RMR - Reset Mode Register 5-5
400 *-----------------------------------------------------------------------
401 * turn on Checkstop Reset Enable
403 #define CFG_RMR RMR_CSRE
405 /*-----------------------------------------------------------------------
406 * BCR - Bus Configuration 4-25
407 *-----------------------------------------------------------------------
409 #ifdef CONFIG_BUSMODE_60x
410 #define CFG_BCR (BCR_EBM|BCR_L2C|BCR_LETM|\
411 BCR_NPQM0|BCR_NPQM1|BCR_NPQM2) /* 60x mode */
413 #define BCR_APD01 0x10000000
414 #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
417 /*-----------------------------------------------------------------------
418 * SIUMCR - SIU Module Configuration 4-31
419 *-----------------------------------------------------------------------
422 #define CFG_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
424 #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10)
428 /*-----------------------------------------------------------------------
429 * SYPCR - System Protection Control 4-35
430 * SYPCR can only be written once after reset!
431 *-----------------------------------------------------------------------
432 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
434 #if defined(CONFIG_WATCHDOG)
435 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
436 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
438 #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
439 SYPCR_SWRI|SYPCR_SWP)
440 #endif /* CONFIG_WATCHDOG */
442 /*-----------------------------------------------------------------------
443 * TMCNTSC - Time Counter Status and Control 4-40
444 *-----------------------------------------------------------------------
445 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
446 * and enable Time Counter
448 #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
450 /*-----------------------------------------------------------------------
451 * PISCR - Periodic Interrupt Status and Control 4-42
452 *-----------------------------------------------------------------------
453 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
456 #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
458 /*-----------------------------------------------------------------------
459 * SCCR - System Clock Control 9-8
460 *-----------------------------------------------------------------------
461 * Ensure DFBRG is Divide by 16
465 /*-----------------------------------------------------------------------
466 * RCCR - RISC Controller Configuration 13-7
467 *-----------------------------------------------------------------------
472 * Init Memory Controller:
474 * Bank Bus Machine PortSz Device
475 * ---- --- ------- ------ ------
476 * 0 60x GPCM 64 bit FLASH
477 * 1 60x SDRAM 64 bit SDRAM
478 * 2 Local SDRAM 32 bit SDRAM
482 /* Initialize SDRAM on local bus
484 #define CFG_INIT_LOCAL_SDRAM
486 #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
488 /* Minimum mask to separate preliminary
489 * address ranges for CS[0:2]
491 #define CFG_GLOBAL_SDRAM_LIMIT (512<<20) /* less than 512 MB */
492 #define CFG_LOCAL_SDRAM_LIMIT (128<<20) /* less than 128 MB */
494 #define CFG_MPTPR 0x4000
496 /*-----------------------------------------------------------------------------
497 * Address for Mode Register Set (MRS) command
498 *-----------------------------------------------------------------------------
499 * In fact, the address is rather configuration data presented to the SDRAM on
500 * its address lines. Because the address lines may be mux'ed externally either
501 * for 8 column or 9 column devices, some bits appear twice in the 8260's
504 * | (RFU) | (RFU) | WBL | TM | CL | BT | Burst Length |
505 * | BA1 BA0 | A12 : A10 | A9 | A8 A7 | A6 : A4 | A3 | A2 : A0 |
506 * 8 columns mux'ing: | A9 | A10 A21 | A22 : A24 | A25 | A26 : A28 |
507 * 9 columns mux'ing: | A8 | A20 A21 | A22 : A24 | A25 | A26 : A28 |
508 * Settings: | 0 | 0 0 | 0 1 0 | 0 | 0 1 0 |
509 *-----------------------------------------------------------------------------
511 #define CFG_MRS_OFFS 0x00000110
516 #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
521 #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
528 /* SDRAM on TQM8260 can have either 8 or 9 columns.
529 * The number affects configuration values.
532 /* Bank 1 - 60x bus SDRAM
534 #define CFG_PSRT 0x20
535 #define CFG_LSRT 0x20
537 #define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
542 #define CFG_OR1_PRELIM CFG_OR1_8COL
545 /* SDRAM initialization values for 8-column chips
547 #define CFG_OR1_8COL ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
549 ORxS_ROWST_PBI1_A7 |\
552 #define CFG_PSDMR_8COL (PSDMR_PBI |\
553 PSDMR_SDAM_A15_IS_A5 |\
554 PSDMR_BSMA_A12_A14 |\
555 PSDMR_SDA10_PBI1_A8 |\
564 /* SDRAM initialization values for 9-column chips
566 #define CFG_OR1_9COL ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
568 ORxS_ROWST_PBI1_A5 |\
571 #define CFG_PSDMR_9COL (PSDMR_PBI |\
572 PSDMR_SDAM_A16_IS_A5 |\
573 PSDMR_BSMA_A12_A14 |\
574 PSDMR_SDA10_PBI1_A7 |\
583 /* Bank 2 - Local bus SDRAM
585 #ifdef CFG_INIT_LOCAL_SDRAM
586 #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BRx_BA_MSK) |\
591 #define CFG_OR2_PRELIM CFG_OR2_8COL
593 #define SDRAM_BASE2_PRELIM 0x80000000
595 /* SDRAM initialization values for 8-column chips
597 #define CFG_OR2_8COL ((~(CFG_LOCAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
599 ORxS_ROWST_PBI1_A8 |\
602 #define CFG_LSDMR_8COL (PSDMR_PBI |\
603 PSDMR_SDAM_A15_IS_A5 |\
604 PSDMR_BSMA_A13_A15 |\
605 PSDMR_SDA10_PBI1_A9 |\
614 /* SDRAM initialization values for 9-column chips
616 #define CFG_OR2_9COL ((~(CFG_LOCAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
618 ORxS_ROWST_PBI1_A6 |\
621 #define CFG_LSDMR_9COL (PSDMR_PBI |\
622 PSDMR_SDAM_A16_IS_A5 |\
623 PSDMR_BSMA_A13_A15 |\
624 PSDMR_SDA10_PBI1_A8 |\
633 #endif /* CFG_INIT_LOCAL_SDRAM */
635 #endif /* CFG_RAMBOOT */
637 #endif /* __CONFIG_H */