2 * (C) Copyright 2000-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37 #define CONFIG_TQM823M 1 /* ...on a TQM8xxM module */
39 #ifdef CONFIG_LCD /* with LCD controller ? */
40 /* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
43 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
44 #undef CONFIG_8xx_CONS_SMC2
45 #undef CONFIG_8xx_CONS_NONE
46 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
48 #define CONFIG_BOOTCOUNT_LIMIT
50 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
52 #define CONFIG_BOARD_TYPES 1 /* support board types */
54 #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
56 #undef CONFIG_BOOTARGS
58 #define CONFIG_EXTRA_ENV_SETTINGS \
60 "nfsargs=setenv bootargs root=/dev/nfs rw " \
61 "nfsroot=${serverip}:${rootpath}\0" \
62 "ramargs=setenv bootargs root=/dev/ram rw\0" \
63 "addip=setenv bootargs ${bootargs} " \
64 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
65 ":${hostname}:${netdev}:off panic=1\0" \
66 "flash_nfs=run nfsargs addip;" \
67 "bootm ${kernel_addr}\0" \
68 "flash_self=run ramargs addip;" \
69 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
70 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
71 "rootpath=/opt/eldk/ppc_8xx\0" \
72 "bootfile=/tftpboot/TQM823M/uImage\0" \
73 "fdt_addr=40080000\0" \
74 "kernel_addr=400A0000\0" \
75 "ramdisk_addr=40280000\0" \
77 #define CONFIG_BOOTCOMMAND "run flash_self"
79 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
80 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
82 #undef CONFIG_WATCHDOG /* watchdog disabled */
85 # undef CONFIG_STATUS_LED /* disturbs display */
87 # define CONFIG_STATUS_LED 1 /* Status LED enabled */
88 #endif /* CONFIG_LCD */
90 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
95 #define CONFIG_BOOTP_SUBNETMASK
96 #define CONFIG_BOOTP_GATEWAY
97 #define CONFIG_BOOTP_HOSTNAME
98 #define CONFIG_BOOTP_BOOTPATH
99 #define CONFIG_BOOTP_BOOTFILESIZE
102 #define CONFIG_MAC_PARTITION
103 #define CONFIG_DOS_PARTITION
105 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
109 * Command line configuration.
111 #include <config_cmd_default.h>
113 #define CONFIG_CMD_ASKENV
114 #define CONFIG_CMD_DATE
115 #define CONFIG_CMD_DHCP
116 #define CONFIG_CMD_IDE
117 #define CONFIG_CMD_NFS
118 #define CONFIG_CMD_SNTP
122 * Miscellaneous configurable options
124 #define CFG_LONGHELP /* undef to save memory */
125 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
127 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
128 #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
129 #ifdef CFG_HUSH_PARSER
130 #define CFG_PROMPT_HUSH_PS2 "> "
133 #if defined(CONFIG_CMD_KGDB)
134 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
136 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
138 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
139 #define CFG_MAXARGS 16 /* max number of command args */
140 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
142 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
143 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
145 #define CFG_LOAD_ADDR 0x100000 /* default load address */
147 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
149 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
152 * Low Level Configuration Settings
153 * (address mappings, register initial values, etc.)
154 * You should know what you are doing if you make changes here.
156 /*-----------------------------------------------------------------------
157 * Internal Memory Mapped Register
159 #define CFG_IMMR 0xFFF00000
161 /*-----------------------------------------------------------------------
162 * Definitions for initial stack pointer and data area (in DPRAM)
164 #define CFG_INIT_RAM_ADDR CFG_IMMR
165 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
166 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
167 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
168 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
170 /*-----------------------------------------------------------------------
171 * Start addresses for the final memory configuration
172 * (Set up by the startup code)
173 * Please note that CFG_SDRAM_BASE _must_ start at 0
175 #define CFG_SDRAM_BASE 0x00000000
176 #define CFG_FLASH_BASE 0x40000000
177 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
178 #define CFG_MONITOR_BASE CFG_FLASH_BASE
179 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
182 * For booting Linux, the board info and command line data
183 * have to be in the first 8 MB of memory, since this is
184 * the maximum mapped by the Linux kernel during initialization.
186 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
188 /*-----------------------------------------------------------------------
191 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
192 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
194 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
195 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
197 #define CFG_ENV_IS_IN_FLASH 1
198 #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
199 #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
200 #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
202 /* Address and size of Redundant Environment Sector */
203 #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
204 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
206 #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
208 /*-----------------------------------------------------------------------
209 * Hardware Information Block
211 #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
212 #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
213 #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
215 /*-----------------------------------------------------------------------
216 * Cache Configuration
218 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
219 #if defined(CONFIG_CMD_KGDB)
220 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
223 /*-----------------------------------------------------------------------
224 * SYPCR - System Protection Control 11-9
225 * SYPCR can only be written once after reset!
226 *-----------------------------------------------------------------------
227 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
229 #if defined(CONFIG_WATCHDOG)
230 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
231 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
233 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
236 /*-----------------------------------------------------------------------
237 * SIUMCR - SIU Module Configuration 11-6
238 *-----------------------------------------------------------------------
239 * PCMCIA config., multi-function pin tri-state
241 #ifndef CONFIG_CAN_DRIVER
242 #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
243 #else /* we must activate GPL5 in the SIUMCR for CAN */
244 #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
245 #endif /* CONFIG_CAN_DRIVER */
247 /*-----------------------------------------------------------------------
248 * TBSCR - Time Base Status and Control 11-26
249 *-----------------------------------------------------------------------
250 * Clear Reference Interrupt Status, Timebase freezing enabled
252 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
254 /*-----------------------------------------------------------------------
255 * RTCSC - Real-Time Clock Status and Control Register 11-27
256 *-----------------------------------------------------------------------
258 #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
260 /*-----------------------------------------------------------------------
261 * PISCR - Periodic Interrupt Status and Control 11-31
262 *-----------------------------------------------------------------------
263 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
265 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
267 /*-----------------------------------------------------------------------
268 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
269 *-----------------------------------------------------------------------
270 * Reset PLL lock status sticky bit, timer expired status bit and timer
271 * interrupt status bit
273 #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
275 /*-----------------------------------------------------------------------
276 * SCCR - System Clock and reset Control Register 15-27
277 *-----------------------------------------------------------------------
278 * Set clock output, timebase and RTC source and divider,
279 * power management and some other internal clocks
281 #define SCCR_MASK SCCR_EBDF11
282 #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
283 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
286 /*-----------------------------------------------------------------------
288 *-----------------------------------------------------------------------
291 #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
292 #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
293 #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
294 #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
295 #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
296 #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
297 #define CFG_PCMCIA_IO_ADDR (0xEC000000)
298 #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
300 /*-----------------------------------------------------------------------
301 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
302 *-----------------------------------------------------------------------
305 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
307 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
308 #undef CONFIG_IDE_LED /* LED for ide not supported */
309 #undef CONFIG_IDE_RESET /* reset for ide not supported */
311 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
312 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
314 #define CFG_ATA_IDE0_OFFSET 0x0000
316 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
318 /* Offset for data I/O */
319 #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
321 /* Offset for normal register accesses */
322 #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
324 /* Offset for alternate registers */
325 #define CFG_ATA_ALT_OFFSET 0x0100
327 /*-----------------------------------------------------------------------
329 *-----------------------------------------------------------------------
335 * Init Memory Controller:
337 * BR0/1 and OR0/1 (FLASH)
340 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
341 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
343 /* used to re-map FLASH both when starting from SRAM or FLASH:
344 * restrict access enough to keep SRAM working (if any)
345 * but not too much to meddle with FLASH accesses
347 #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
348 #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
353 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
354 OR_SCY_3_CLK | OR_EHTR | OR_BI)
356 #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
357 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
358 #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
360 #define CFG_OR1_REMAP CFG_OR0_REMAP
361 #define CFG_OR1_PRELIM CFG_OR0_PRELIM
362 #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
365 * BR2/3 and OR2/3 (SDRAM)
368 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
369 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
370 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
372 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
373 #define CFG_OR_TIMING_SDRAM 0x00000A00
375 #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
376 #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
378 #ifndef CONFIG_CAN_DRIVER
379 #define CFG_OR3_PRELIM CFG_OR2_PRELIM
380 #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
381 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
382 #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
383 #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
384 #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
385 #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
386 BR_PS_8 | BR_MS_UPMB | BR_V )
387 #endif /* CONFIG_CAN_DRIVER */
390 * Memory Periodic Timer Prescaler
392 * The Divider for PTA (refresh timer) configuration is based on an
393 * example SDRAM configuration (64 MBit, one bank). The adjustment to
394 * the number of chip selects (NCS) and the actually needed refresh
395 * rate is done by setting MPTPR.
397 * PTA is calculated from
398 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
400 * gclk CPU clock (not bus clock!)
401 * Trefresh Refresh cycle * 4 (four word bursts used)
403 * 4096 Rows from SDRAM example configuration
404 * 1000 factor s -> ms
405 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
406 * 4 Number of refresh cycles per period
407 * 64 Refresh cycle in ms per number of rows
408 * --------------------------------------------
409 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
411 * 50 MHz => 50.000.000 / Divider = 98
412 * 66 Mhz => 66.000.000 / Divider = 129
413 * 80 Mhz => 80.000.000 / Divider = 156
416 #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
417 #define CFG_MAMR_PTA 98
420 * For 16 MBit, refresh rates could be 31.3 us
421 * (= 64 ms / 2K = 125 / quad bursts).
422 * For a simpler initialization, 15.6 us is used instead.
424 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
425 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
427 #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
428 #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
430 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
431 #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
432 #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
435 * MAMR settings for SDRAM
439 #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
440 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
441 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
443 #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
444 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
445 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
449 * Internal Definitions
453 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
454 #define BOOTFLAG_WARM 0x02 /* Software reboot */
456 #endif /* __CONFIG_H */