2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2004-2005
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * High Level Configuration Options
35 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37 #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38 #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
39 #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
40 #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
42 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
44 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
45 #define BOOTFLAG_WARM 0x02 /* Software reboot */
47 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
48 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
49 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
53 * Serial console configuration
55 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
56 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
57 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
60 #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
61 #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
62 #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
63 #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
64 #define CONFIG_BOARD_EARLY_INIT_R
65 #endif /* CONFIG_STK52XX */
69 * 0x40000000 - 0x4fffffff - PCI Memory
70 * 0x50000000 - 0x50ffffff - PCI IO Space
74 #define CONFIG_PCI_PNP 1
75 /* #define CONFIG_PCI_SCAN_SHOW 1 */
77 #define CONFIG_PCI_MEM_BUS 0x40000000
78 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
79 #define CONFIG_PCI_MEM_SIZE 0x10000000
81 #define CONFIG_PCI_IO_BUS 0x50000000
82 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
83 #define CONFIG_PCI_IO_SIZE 0x01000000
85 #define CONFIG_NET_MULTI 1
86 #define CONFIG_EEPRO100
87 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
88 #define CONFIG_NS8382X 1
89 #endif /* CONFIG_STK52XX */
92 #define ADD_PCI_CMD CFG_CMD_PCI
102 #define CONFIG_VIDEO_SM501
103 #define CONFIG_VIDEO_SM501_32BPP
104 #define CONFIG_CFB_CONSOLE
105 #define CONFIG_VIDEO_LOGO
106 #define CONFIG_VGA_AS_SINGLE_DEVICE
107 #define CONFIG_CONSOLE_EXTRA_INFO
108 #define CONFIG_VIDEO_SW_CURSOR
109 #define CONFIG_SPLASH_SCREEN
110 #define CFG_CONSOLE_IS_IN_ENV
114 #define ADD_BMP_CMD CFG_CMD_BMP
116 #define ADD_BMP_CMD 0
120 #define CONFIG_MAC_PARTITION
121 #define CONFIG_DOS_PARTITION
122 #define CONFIG_ISO_PARTITION
125 #ifdef CONFIG_STK52XX
126 #define CONFIG_USB_OHCI
127 #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
128 #define CONFIG_USB_STORAGE
130 #define ADD_USB_CMD 0
134 #define CONFIG_POST (CFG_POST_MEMORY | \
139 #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
140 /* preserve space for the post_word at end of on-chip SRAM */
141 #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
143 #define CFG_CMD_POST_DIAG 0
147 #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX)
148 #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
150 #define ADD_IDE_CMD 0
156 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
171 CFG_CMD_POST_DIAG | \
176 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
177 #include <cmd_confdefs.h>
179 #define CONFIG_TIMESTAMP /* display image timestamps */
181 #if (TEXT_BASE == 0xFC000000) /* Boot low */
182 # define CFG_LOWBOOT 1
188 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
190 #define CONFIG_PREBOOT "echo;" \
191 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
194 #undef CONFIG_BOOTARGS
196 #if defined (CONFIG_TQM5200_AA)
197 # define CONFIG_U_BOOT_SUFFIX "-AA\0"
198 #elif defined (CONFIG_TQM5200_AB)
199 # define CONFIG_U_BOOT_SUFFIX "-AB\0"
200 #elif defined (CONFIG_TQM5200_AC)
201 # define CONFIG_U_BOOT_SUFFIX "-AC\0"
203 # define CONFIG_U_BOOT_SUFFIX "\0"
206 #define CONFIG_EXTRA_ENV_SETTINGS \
208 "rootpath=/opt/eldk/ppc_6xx\0" \
209 "ramargs=setenv bootargs root=/dev/ram rw\0" \
210 "nfsargs=setenv bootargs root=/dev/nfs rw " \
211 "nfsroot=$(serverip):$(rootpath)\0" \
212 "addip=setenv bootargs $(bootargs) " \
213 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
214 ":$(hostname):$(netdev):off panic=1\0" \
215 "flash_self=run ramargs addip;" \
216 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
217 "flash_nfs=run nfsargs addip;" \
218 "bootm $(kernel_addr)\0" \
219 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
220 "bootfile=/tftpboot/tqm5200/uImage\0" \
221 "load=tftp 200000 $(u-boot)\0" \
222 "u-boot=/tftpboot/tqm5200/u-boot.bin" CONFIG_U_BOOT_SUFFIX \
223 "update=protect off FC000000 FC05FFFF;" \
224 "erase FC000000 FC05FFFF;" \
225 "cp.b 200000 FC000000 $(filesize);" \
226 "protect on FC000000 FC05FFFF\0" \
229 #define CONFIG_BOOTCOMMAND "run net_nfs"
232 * IPB Bus clocking configuration.
234 #define CFG_IPBSPEED_133 /* define for 133MHz speed */
236 #if defined(CFG_IPBSPEED_133)
238 * PCI Bus clocking configuration
240 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
241 * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
242 * been tested with a IPB Bus Clock of 66 MHz.
244 #define CFG_PCISPEED_66 /* define for 66MHz speed */
250 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
251 #ifdef CONFIG_TQM5200_REV100
252 #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
254 #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
258 * I2C clock frequency
260 * Please notice, that the resulting clock frequency could differ from the
261 * configured value. This is because the I2C clock is derived from system
262 * clock over a frequency divider with only a few divider values. U-boot
263 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
264 * approximation allways lies below the configured value, never above.
266 #define CFG_I2C_SPEED 100000 /* 100 kHz */
267 #define CFG_I2C_SLAVE 0x7F
270 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
271 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
272 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
273 * same configuration could be used.
275 #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
276 #define CFG_I2C_EEPROM_ADDR_LEN 2
277 #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
278 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
281 * HW-Monitor configuration on Mini-FAP
283 #if defined (CONFIG_MINIFAP)
284 #define CFG_I2C_HWMON_ADDR 0x2C
287 /* List of I2C addresses to be verified by POST */
288 #if defined (CONFIG_TQM5200_AA) || defined (CONFIG_TQM5200_AB)
289 #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
291 #elif defined (CONFIG_TQM5200_AC)
292 #define I2C_ADDR_LIST { CFG_I2C_SLAVE }
295 #if defined (CONFIG_MINIFAP)
297 #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
298 CFG_I2C_HWMON_ADDR, \
303 * Flash configuration
305 #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
307 /* use CFI flash driver if no module variant is spezified */
308 #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
309 #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
310 #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
311 #define CFG_FLASH_EMPTY_INFO
312 #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
313 #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
314 #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
316 #if !defined(CFG_LOWBOOT)
317 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
318 #else /* CFG_LOWBOOT */
319 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
320 #endif /* CFG_LOWBOOT */
321 #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
323 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
324 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
326 /* Dynamic MTD partition support */
327 #define CONFIG_JFFS2_CMDLINE
328 #define MTDIDS_DEFAULT "nor0=TQM5200-0"
329 #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
337 * Environment settings
339 #define CFG_ENV_IS_IN_FLASH 1
340 #define CFG_ENV_SIZE 0x10000
341 #define CFG_ENV_SECT_SIZE 0x20000
342 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
343 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
348 #define CFG_MBAR 0xF0000000
349 #define CFG_SDRAM_BASE 0x00000000
350 #define CFG_DEFAULT_MBAR 0x80000000
352 /* Use ON-Chip SRAM until RAM will be available */
353 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
355 /* preserve space for the post_word at end of on-chip SRAM */
356 #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
358 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
362 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
363 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
364 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
366 #define CFG_MONITOR_BASE TEXT_BASE
367 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
368 # define CFG_RAMBOOT 1
371 #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
372 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
373 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
376 * Ethernet configuration
378 #define CONFIG_MPC5xxx_FEC 1
380 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
382 /* #define CONFIG_FEC_10MBIT 1 */
383 #define CONFIG_PHY_ADDR 0x00
388 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
389 * Bit 0 (mask: 0x80000000): 1
390 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
391 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
392 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
393 * Use for REV200 STK52XX boards. Do not use with REV100 modules
394 * (because, there I2C1 is used as I2C bus)
395 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
396 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
397 * 000 -> All PSC2 pins are GIOPs
398 * 001 -> CAN1/2 on PSC2 pins
399 * Use for REV100 STK52xx boards
402 * use as UART. Pins PSC6_0 to PSC6_3 are used.
403 * Bits 9:11 (mask: 0x00700000):
404 * 101 -> PSC6 : Extended POST test is not available
405 * on MINI-FAP and TQM5200_IB:
406 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
407 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
408 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
411 #if defined (CONFIG_MINIFAP)
412 # define CFG_GPS_PORT_CONFIG 0x91000004
413 #elif defined (CONFIG_STK52XX)
414 # if defined (CONFIG_STK52XX_REV100)
415 # define CFG_GPS_PORT_CONFIG 0x81500014
416 # else /* STK52xx REV200 and above */
417 # if defined (CONFIG_TQM5200_REV100)
418 # error TQM5200 REV100 not supported on STK52XX REV200 or above
419 # else/* TQM5200 REV200 and above */
420 # define CFG_GPS_PORT_CONFIG 0x91500004
423 #else /* TMQ5200 Inbetriebnahme-Board */
424 # define CFG_GPS_PORT_CONFIG 0x81000004
430 #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
431 # define CONFIG_RTC_M41T11 1
432 # define CFG_I2C_RTC_ADDR 0x68
434 # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
438 * Miscellaneous configurable options
440 #define CFG_LONGHELP /* undef to save memory */
441 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
442 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
443 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
445 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
447 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
448 #define CFG_MAXARGS 16 /* max number of command args */
449 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
451 /* Enable an alternate, more extensive memory test */
452 #define CFG_ALT_MEMTEST
454 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
455 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
457 #define CFG_LOAD_ADDR 0x100000 /* default load address */
459 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
462 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
463 * which is normally part of the default commands (CFV_CMD_DFL)
468 * Various low-level settings
470 #if defined(CONFIG_MPC5200)
471 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
472 #define CFG_HID0_FINAL HID0_ICE
474 #define CFG_HID0_INIT 0
475 #define CFG_HID0_FINAL 0
478 #define CFG_BOOTCS_START CFG_FLASH_BASE
479 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
480 #ifdef CFG_PCISPEED_66
481 #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
483 #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
485 #define CFG_CS0_START CFG_FLASH_BASE
486 #define CFG_CS0_SIZE CFG_FLASH_SIZE
488 /* automatic configuration of chip selects */
489 #ifdef CONFIG_CS_AUTOCONF
490 #define CONFIG_LAST_STAGE_INIT
494 * SRAM - Do not map below 2 GB in address space, because this area is used
495 * for SDRAM autosizing.
497 #if defined CONFIG_TQM5200_AB || defined (CONFIG_CS_AUTOCONF)
498 #define CFG_CS2_START 0xE5000000
499 #ifdef CONFIG_TQM5200_AB
500 #define CFG_CS2_SIZE 0x80000 /* 512 kByte */
501 #else /* CONFIG_CS_AUTOCONF */
502 #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
504 #define CFG_CS2_CFG 0x0004D930
508 * Grafic controller - Do not map below 2 GB in address space, because this
509 * area is used for SDRAM autosizing.
511 #if defined (CONFIG_TQM5200_AB) || defined (CONFIG_TQM5200_AC) || \
512 defined (CONFIG_CS_AUTOCONF)
513 #define SM501_FB_BASE 0xE0000000
514 #define CFG_CS1_START (SM501_FB_BASE)
515 #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
516 #define CFG_CS1_CFG 0x8F48FF70
517 #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
520 #define CFG_CS_BURST 0x00000000
521 #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
523 #define CFG_RESET_ADDRESS 0xff000000
525 /*-----------------------------------------------------------------------
527 *-----------------------------------------------------------------------
529 #define CONFIG_USB_CLOCK 0x0001BBBB
530 #define CONFIG_USB_CONFIG 0x00001000
532 /*-----------------------------------------------------------------------
533 * IDE/ATA stuff Supports IDE harddisk
534 *-----------------------------------------------------------------------
537 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
539 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
540 #undef CONFIG_IDE_LED /* LED for ide not supported */
542 #define CONFIG_IDE_RESET /* reset for ide supported */
543 #define CONFIG_IDE_PREINIT
545 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
546 #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
548 #define CFG_ATA_IDE0_OFFSET 0x0000
550 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
552 /* Offset for data I/O */
553 #define CFG_ATA_DATA_OFFSET (0x0060)
555 /* Offset for normal register accesses */
556 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
558 /* Offset for alternate registers */
559 #define CFG_ATA_ALT_OFFSET (0x005C)
561 /* Interval between registers */
562 #define CFG_ATA_STRIDE 4
564 #endif /* __CONFIG_H */