2 * (C) Copyright 2003-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2004-2006
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
8 * SPDX-License-Identifier: GPL-2.0+
15 * High Level Configuration Options
19 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20 #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
21 #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
24 * Valid values for CONFIG_SYS_TEXT_BASE are:
25 * 0xFC000000 boot low (standard configuration with room for
26 * max 64 MByte Flash ROM)
27 * 0xFFF00000 boot high (for a backup copy of U-Boot)
28 * 0x00100000 boot from RAM (for testing only)
30 #ifndef CONFIG_SYS_TEXT_BASE
31 #define CONFIG_SYS_TEXT_BASE 0xFC000000
34 /* On a Cameron or on a FO300 board or ... */
35 #if !defined(CONFIG_CAM5200) && !defined(CONFIG_CHARON) \
36 && !defined(CONFIG_FO300)
37 #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
40 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
42 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
45 * Serial console configuration
47 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
48 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
49 #define CONFIG_BOOTCOUNT_LIMIT 1
52 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* enable null device */
53 #define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
55 #define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
56 /* switch is closed */
59 #undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
61 #endif /* CONFIG_FO300 */
63 #if defined(CONFIG_CHARON) || defined(CONFIG_STK52XX)
64 #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
65 #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
66 #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
67 #define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
68 #define CONFIG_BOARD_EARLY_INIT_R
69 #endif /* CONFIG_STK52XX */
73 * 0x40000000 - 0x4fffffff - PCI Memory
74 * 0x50000000 - 0x50ffffff - PCI IO Space
76 #if defined(CONFIG_CHARON) || defined(CONFIG_STK52XX)
77 /* #define CONFIG_PCI_SCAN_SHOW 1 */
79 #define CONFIG_PCI_MEM_BUS 0x40000000
80 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
81 #define CONFIG_PCI_MEM_SIZE 0x10000000
83 #define CONFIG_PCI_IO_BUS 0x50000000
84 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
85 #define CONFIG_PCI_IO_SIZE 0x01000000
87 #define CONFIG_EEPRO100 1
88 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
89 #define CONFIG_NS8382X 1
90 #endif /* CONFIG_STK52XX */
95 #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
96 #define CONFIG_VIDEO_SM501
97 #define CONFIG_VIDEO_SM501_32BPP
98 #define CONFIG_VIDEO_LOGO
102 #define CONFIG_VIDEO_BMP_LOGO
105 #define CONFIG_SPLASH_SCREEN
106 #endif /* #ifndef CONFIG_TQM5200S */
111 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
112 defined(CONFIG_STK52XX)
113 #define CONFIG_USB_OHCI_NEW
114 #define CONFIG_SYS_OHCI_BE_CONTROLLER
116 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
117 #define CONFIG_SYS_USB_OHCI_CPU_INIT
118 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
119 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
120 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
124 #ifndef CONFIG_CAM5200
126 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
127 CONFIG_SYS_POST_CPU | \
132 /* preserve space for the post_word at end of on-chip SRAM */
133 #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
139 #define CONFIG_BOOTP_BOOTFILESIZE
140 #define CONFIG_BOOTP_BOOTPATH
141 #define CONFIG_BOOTP_GATEWAY
142 #define CONFIG_BOOTP_HOSTNAME
145 * Command line configuration.
147 #define CONFIG_CMD_DATE
148 #define CONFIG_CMD_EEPROM
149 #define CONFIG_CMD_JFFS2
150 #define CONFIG_CMD_REGINFO
151 #define CONFIG_CMD_BSP
154 #define CONFIG_CMD_PCI
155 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
158 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
159 defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
160 #define CONFIG_CMD_IDE
163 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
164 defined(CONFIG_STK52XX)
165 #define CONFIG_CFG_USB
166 #define CONFIG_CFG_FAT
170 #define CONFIG_CMD_DIAG
173 #define CONFIG_TIMESTAMP /* display image timestamps */
175 #if (CONFIG_SYS_TEXT_BASE != 0xFFF00000)
176 # define CONFIG_SYS_LOWBOOT 1 /* Boot low */
183 #define CONFIG_PREBOOT "echo;" \
184 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
187 #undef CONFIG_BOOTARGS
189 #if defined(CONFIG_TQM5200_B) && !defined(CONFIG_SYS_LOWBOOT)
191 "update=protect off FFF00000 +${filesize};" \
192 "erase FFF00000 +${filesize};" \
193 "cp.b 200000 FFF00000 ${filesize};" \
194 "protect on FFF00000 +${filesize}\0"
195 #else /* default lowboot configuration */
197 "update=protect off FC000000 +${filesize};" \
198 "erase FC000000 +${filesize};" \
199 "cp.b 200000 FC000000 ${filesize};" \
200 "protect on FC000000 +${filesize}\0"
203 #if defined(CONFIG_TQM5200)
204 #define CUSTOM_ENV_SETTINGS \
205 "hostname=tqm5200\0" \
206 "bootfile=/tftpboot/tqm5200/uImage\0" \
207 "fdt_file=/tftpboot/tqm5200/tqm5200.dtb\0" \
208 "u-boot=/tftpboot/tqm5200/u-boot.bin\0"
209 #elif defined(CONFIG_CAM5200)
210 #define CUSTOM_ENV_SETTINGS \
211 "bootfile=cam5200/uImage\0" \
212 "u-boot=cam5200/u-boot.bin\0" \
213 "setup=tftp 200000 cam5200/setup.img; source 200000\0"
216 #if defined(CONFIG_TQM5200_B)
217 #define ENV_FLASH_LAYOUT \
218 "fdt_addr=FC100000\0" \
219 "kernel_addr=FC140000\0" \
220 "ramdisk_addr=FC600000\0"
221 #elif defined(CONFIG_CHARON)
222 #define ENV_FLASH_LAYOUT \
223 "fdt_addr=FDFC0000\0" \
224 "kernel_addr=FC0A0000\0" \
225 "ramdisk_addr=FC200000\0"
226 #else /* !CONFIG_TQM5200_B */
227 #define ENV_FLASH_LAYOUT \
228 "fdt_addr=FC0A0000\0" \
229 "kernel_addr=FC0C0000\0" \
230 "ramdisk_addr=FC300000\0"
233 #define CONFIG_EXTRA_ENV_SETTINGS \
235 "console=ttyPSC0\0" \
237 "kernel_addr_r=400000\0" \
238 "fdt_addr_r=600000\0" \
239 "rootpath=/opt/eldk/ppc_6xx\0" \
240 "ramargs=setenv bootargs root=/dev/ram rw\0" \
241 "nfsargs=setenv bootargs root=/dev/nfs rw " \
242 "nfsroot=${serverip}:${rootpath}\0" \
243 "addip=setenv bootargs ${bootargs} " \
244 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
245 ":${hostname}:${netdev}:off panic=1\0" \
246 "addcons=setenv bootargs ${bootargs} " \
247 "console=${console},${baudrate}\0" \
248 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
249 "flash_self_old=sete console ttyS0; " \
250 "run ramargs addip addcons addmtd; " \
251 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
252 "flash_self=run ramargs addip addcons;" \
253 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
254 "flash_nfs_old=sete console ttyS0; run nfsargs addip addcons;" \
255 "bootm ${kernel_addr}\0" \
256 "flash_nfs=run nfsargs addip addcons;" \
257 "bootm ${kernel_addr} - ${fdt_addr}\0" \
258 "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
259 "sete console ttyS0; run nfsargs addip addcons;bootm\0" \
260 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
261 "tftp ${fdt_addr_r} ${fdt_file}; " \
262 "run nfsargs addip addcons addmtd; " \
263 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
264 CUSTOM_ENV_SETTINGS \
265 "load=tftp 200000 ${u-boot}\0" \
269 #define CONFIG_BOOTCOMMAND "run net_nfs"
272 * IPB Bus clocking configuration.
274 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
276 #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK) && !defined(CONFIG_CAM5200)
278 * PCI Bus clocking configuration
280 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
281 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock of
282 * 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
284 #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
290 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
291 #ifdef CONFIG_TQM5200_REV100
292 #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
294 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
298 * I2C clock frequency
300 * Please notice, that the resulting clock frequency could differ from the
301 * configured value. This is because the I2C clock is derived from system
302 * clock over a frequency divider with only a few divider values. U-Boot
303 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
304 * approximation allways lies below the configured value, never above.
306 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
307 #define CONFIG_SYS_I2C_SLAVE 0x7F
310 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
311 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
312 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
313 * same configuration could be used.
315 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
316 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
317 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
318 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
321 * HW-Monitor configuration on Mini-FAP
323 #if defined (CONFIG_MINIFAP)
324 #define CONFIG_SYS_I2C_HWMON_ADDR 0x2C
327 /* List of I2C addresses to be verified by POST */
328 #if defined (CONFIG_MINIFAP)
329 #undef CONFIG_SYS_POST_I2C_ADDRS
330 #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_EEPROM_ADDR, \
331 CONFIG_SYS_I2C_HWMON_ADDR, \
332 CONFIG_SYS_I2C_SLAVE}
336 * Flash configuration
338 #define CONFIG_SYS_FLASH_BASE 0xFC000000
340 #if defined(CONFIG_CAM5200) && defined(CONFIG_CAM5200_NIOSFLASH)
341 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks
343 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned int /* main flash device with */
344 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
345 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
347 #define CONFIG_SYS_FLASH_ADDR0 0x555
348 #define CONFIG_SYS_FLASH_ADDR1 0x2AA
349 #define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
350 #define CONFIG_SYS_MAX_FLASH_SECT 128
352 /* use CFI flash driver */
353 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
354 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
355 #define CONFIG_FLASH_CFI_MTD /* with MTD support */
356 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
357 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
359 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
362 #define CONFIG_SYS_FLASH_EMPTY_INFO
363 #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
364 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
366 #if defined (CONFIG_CAM5200)
367 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
368 #elif defined(CONFIG_TQM5200_B)
369 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00080000)
371 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
374 /* Dynamic MTD partition support */
375 #define CONFIG_CMD_MTDPARTS
376 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
377 #define MTDIDS_DEFAULT "nor0=fc000000.flash"
379 #if defined(CONFIG_STK52XX)
380 # if defined(CONFIG_TQM5200_B)
381 # if defined(CONFIG_SYS_LOWBOOT)
382 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:1m(firmware)," \
389 # else /* highboot */
390 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:2560k(kernel),"\
396 # endif /* CONFIG_SYS_LOWBOOT */
397 # else /* !CONFIG_TQM5200_B */
398 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
405 # endif /* CONFIG_TQM5200_B */
406 #elif defined (CONFIG_CAM5200)
407 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:768k(firmware),"\
411 #elif defined (CONFIG_CHARON)
412 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
418 #elif defined (CONFIG_FO300)
419 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
426 # error "Unknown Carrier Board"
427 #endif /* CONFIG_STK52XX */
430 * Environment settings
432 #define CONFIG_ENV_IS_IN_FLASH 1
433 #define CONFIG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
434 #if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
435 #define CONFIG_ENV_SECT_SIZE 0x40000
437 #define CONFIG_ENV_SECT_SIZE 0x20000
438 #endif /* CONFIG_TQM5200_B */
439 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
440 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
445 #define CONFIG_SYS_MBAR 0xF0000000
446 #define CONFIG_SYS_SDRAM_BASE 0x00000000
447 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
449 /* Use ON-Chip SRAM until RAM will be available */
450 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
452 /* preserve space for the post_word at end of on-chip SRAM */
453 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
455 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
458 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
459 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
461 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
462 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
463 # define CONFIG_SYS_RAMBOOT 1
466 #if defined (CONFIG_CAM5200)
467 # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
468 #elif defined(CONFIG_TQM5200_B)
469 # define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
471 # define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
474 #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
475 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
478 * Ethernet configuration
480 #define CONFIG_MPC5xxx_FEC 1
481 #define CONFIG_MPC5xxx_FEC_MII100
483 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
485 /* #define CONFIG_MPC5xxx_FEC_MII10 */
486 #define CONFIG_PHY_ADDR 0x00
491 * use CS1: Bit 0 (mask: 0x80000000):
492 * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
493 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
494 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
495 * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
496 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
497 * Use for REV200 STK52XX boards and FO300 boards. Do not use
498 * with REV100 modules (because, there I2C1 is used as I2C bus).
499 * use ATA: Bits 6-7 (mask 0x03000000):
500 * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
501 * Use for CAM5200 board.
502 * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
503 * use PSC6: Bits 9-11 (mask 0x00700000):
504 * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
505 * UART, CODEC or IrDA.
506 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
507 * enable extended POST tests.
508 * Use for MINI-FAP and TQM5200_IB boards.
509 * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
510 * Extended POST test is not available.
511 * Use for STK52xx, FO300 and CAM5200 boards.
512 * WARNING: When the extended POST is enabled, these bits will
513 * be overridden by this code as GPIOs!
514 * use PCI_DIS: Bit 16 (mask 0x00008000):
515 * 1 -> disable PCI controller (on CAM5200 board).
516 * use USB: Bits 18-19 (mask 0x00003000):
517 * 10 -> two UARTs (on FO300 and CAM5200).
518 * use PSC3: Bits 20-23 (mask: 0x00000f00):
519 * 0000 -> All PSC3 pins are GPIOs.
520 * 1100 -> UART/SPI (on FO300 board).
521 * 0100 -> UART (on CAM5200 board).
522 * use PSC2: Bits 25:27 (mask: 0x00000030):
523 * 000 -> All PSC2 pins are GPIOs.
524 * 100 -> UART (on CAM5200 board).
525 * 001 -> CAN1/2 on PSC2 pins.
526 * Use for REV100 STK52xx boards
527 * 01x -> Use AC97 (on FO300 board).
528 * use PSC1: Bits 29-31 (mask: 0x00000007):
529 * 100 -> UART (on all boards).
531 #if !defined(CONFIG_SYS_GPS_PORT_CONFIG)
532 #if defined (CONFIG_MINIFAP)
533 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91000004
534 #elif defined (CONFIG_STK52XX)
535 # if defined (CONFIG_STK52XX_REV100)
536 # define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
537 # else /* STK52xx REV200 and above */
538 # if defined (CONFIG_TQM5200_REV100)
539 # error TQM5200 REV100 not supported on STK52XX REV200 or above
540 # else/* TQM5200 REV200 and above */
541 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91500404
544 #elif defined (CONFIG_FO300)
545 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91502c24
546 #elif defined (CONFIG_CAM5200)
547 # define CONFIG_SYS_GPS_PORT_CONFIG 0x8050A444
548 #else /* TMQ5200 Inbetriebnahme-Board */
549 # define CONFIG_SYS_GPS_PORT_CONFIG 0x81000004
556 #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
557 # define CONFIG_RTC_M41T11 1
558 # define CONFIG_SYS_I2C_RTC_ADDR 0x68
559 # define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
562 # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
566 * Miscellaneous configurable options
568 #define CONFIG_SYS_LONGHELP /* undef to save memory */
570 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
572 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
573 #if defined(CONFIG_CMD_KGDB)
574 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
577 #if defined(CONFIG_CMD_KGDB)
578 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
580 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
582 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
583 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
584 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
586 /* Enable an alternate, more extensive memory test */
587 #define CONFIG_SYS_ALT_MEMTEST
589 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
590 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
592 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
595 * Various low-level settings
597 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
598 #define CONFIG_SYS_HID0_FINAL HID0_ICE
600 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
601 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
602 #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
603 #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
605 #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
607 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
608 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
610 #define CONFIG_LAST_STAGE_INIT
613 * SRAM - Do not map below 2 GB in address space, because this area is used
614 * for SDRAM autosizing.
616 #define CONFIG_SYS_CS2_START 0xE5000000
617 #define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
618 #define CONFIG_SYS_CS2_CFG 0x0004D930
621 * Grafic controller - Do not map below 2 GB in address space, because this
622 * area is used for SDRAM autosizing.
624 #define SM501_FB_BASE 0xE0000000
625 #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
626 #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
627 #define CONFIG_SYS_CS1_CFG 0x8F48FF70
628 #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
630 #define CONFIG_SYS_CS_BURST 0x00000000
631 #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
633 #if defined(CONFIG_CAM5200)
634 #define CONFIG_SYS_CS4_START 0xB0000000
635 #define CONFIG_SYS_CS4_SIZE 0x00010000
636 #define CONFIG_SYS_CS4_CFG 0x01019C10
638 #define CONFIG_SYS_CS5_START 0xD0000000
639 #define CONFIG_SYS_CS5_SIZE 0x01208000
640 #define CONFIG_SYS_CS5_CFG 0x1414BF10
643 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
645 /*-----------------------------------------------------------------------
647 *-----------------------------------------------------------------------
649 #define CONFIG_USB_CLOCK 0x0001BBBB
650 #define CONFIG_USB_CONFIG 0x00001000
652 /*-----------------------------------------------------------------------
653 * IDE/ATA stuff Supports IDE harddisk
654 *-----------------------------------------------------------------------
657 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
659 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
660 #undef CONFIG_IDE_LED /* LED for ide not supported */
662 #define CONFIG_IDE_RESET /* reset for ide supported */
663 #define CONFIG_IDE_PREINIT
665 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
666 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
668 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
670 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
672 /* Offset for data I/O */
673 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
675 /* Offset for normal register accesses */
676 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
678 /* Offset for alternate registers */
679 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
681 /* Interval between registers */
682 #define CONFIG_SYS_ATA_STRIDE 4
684 /* Support ATAPI devices */
685 #define CONFIG_ATAPI 1
687 /*-----------------------------------------------------------------------
688 * Open firmware flat tree support
689 *-----------------------------------------------------------------------
691 #define OF_CPU "PowerPC,5200@0"
692 #define OF_SOC "soc5200@f0000000"
693 #define OF_TBCLK (bd->bi_busfreq / 4)
694 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
696 #endif /* __CONFIG_H */