3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
7 * TOP5200 differences from IceCube:
8 * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
9 * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
10 * 1 SDRAM/DDRAM Bank up to 256 MB
11 * local VPD I2C Bus is software driven and uses
12 * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
13 * FLASH is re-located at 0xff000000
14 * Internal regs are at 0xf0000000
15 * Reset jumps to 0x00000100
17 * SPDX-License-Identifier: GPL-2.0+
24 * High Level Configuration Options
28 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
29 #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
30 #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
33 * allowed and functional CONFIG_SYS_TEXT_BASE values:
34 * 0xff000000 low boot at 0x00000100 (default board setting)
35 * 0xfff00000 high boot at 0xfff00100 (board needs modification)
36 * 0x00100000 RAM load and test
38 #define CONFIG_SYS_TEXT_BASE 0xff000000
40 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
42 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
45 * Serial console configuration
47 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
48 #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
49 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
52 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
55 * 0x40000000 - 0x4fffffff - PCI Memory
56 * 0x50000000 - 0x50ffffff - PCI IO Space
59 # define CONFIG_PCI_PNP 1
60 # define CONFIG_PCI_SCAN_SHOW 1
61 # define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
63 # define CONFIG_PCI_MEM_BUS 0x40000000
64 # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65 # define CONFIG_PCI_MEM_SIZE 0x10000000
67 # define CONFIG_PCI_IO_BUS 0x50000000
68 # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69 # define CONFIG_PCI_IO_SIZE 0x01000000
74 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
76 # define CONFIG_USB_OHCI
77 # define CONFIG_USB_CLOCK 0x0001bbbb
78 # if defined (CONFIG_EVAL5200)
79 # define CONFIG_USB_CONFIG 0x00005100
81 # define CONFIG_USB_CONFIG 0x00001000
83 # define CONFIG_DOS_PARTITION
84 # define CONFIG_USB_STORAGE
89 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
90 # define CONFIG_DOS_PARTITION
97 #define CONFIG_BOOTP_BOOTFILESIZE
98 #define CONFIG_BOOTP_BOOTPATH
99 #define CONFIG_BOOTP_GATEWAY
100 #define CONFIG_BOOTP_HOSTNAME
104 * Command line configuration.
106 #include <config_cmd_default.h>
108 #define CONFIG_CMD_ASKENV
109 #define CONFIG_CMD_BEDBUG
110 #define CONFIG_CMD_DATE
111 #define CONFIG_CMD_DHCP
112 #define CONFIG_CMD_EEPROM
113 #define CONFIG_CMD_ELF
114 #define CONFIG_CMD_I2C
115 #define CONFIG_CMD_IMMAP
116 #define CONFIG_CMD_MII
117 #define CONFIG_CMD_REGINFO
119 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
120 #define CONFIG_CMD_FAT
121 #define CONFIG_CMD_IDE
122 #define CONFIG_CMD_USB
123 #define CONFIG_CMD_PCI
128 * MUST be low boot - HIGHBOOT is not supported anymore
130 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
131 # define CONFIG_SYS_LOWBOOT 1
132 # define CONFIG_SYS_LOWBOOT16 1
134 # error "CONFIG_SYS_TEXT_BASE must be 0xff000000"
140 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
142 #define CONFIG_PREBOOT "echo;" \
143 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
146 #undef CONFIG_BOOTARGS
148 #define CONFIG_EXTRA_ENV_SETTINGS \
150 "nfsargs=setenv bootargs root=/dev/nfs rw " \
151 "nfsroot=${serverip}:${rootpath}\0" \
152 "ramargs=setenv bootargs root=/dev/ram rw\0" \
153 "addip=setenv bootargs ${bootargs} " \
154 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
155 ":${hostname}:${netdev}:off panic=1\0" \
156 "flash_nfs=run nfsargs addip;" \
157 "bootm ${kernel_addr}\0" \
158 "flash_self=run ramargs addip;" \
159 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
160 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
161 "rootpath=/opt/eldk/ppc_82xx\0" \
162 "bootfile=/tftpboot/MPC5200/uImage\0" \
165 #define CONFIG_BOOTCOMMAND "run flash_self"
168 * IPB Bus clocking configuration.
170 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
176 * EEPROM configuration
178 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
179 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
181 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
182 #define CONFIG_SYS_EEPROM_SIZE 0x2000
184 #define CONFIG_ENV_OVERWRITE
185 #define CONFIG_MISC_INIT_R
187 #undef CONFIG_HARD_I2C /* I2C with hardware support */
188 #define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
190 #if defined (CONFIG_SOFT_I2C)
193 # define GPIOE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c00))
194 # define DDR0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c08))
195 # define DVO0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c0c))
196 # define DVI0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c20))
197 # define ODE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c04))
198 # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
199 # define I2C_READ ((DVI0&SDA0)?1:0)
200 # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
201 # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
202 # define I2C_DELAY {udelay(5);}
203 # define I2C_ACTIVE {DDR0|=SDA0;}
204 # define I2C_TRISTATE {DDR0&=~SDA0;}
205 # define CONFIG_SYS_I2C_SPEED 100000
206 # define CONFIG_SYS_I2C_SLAVE 0x7F
207 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
208 #define CONFIG_SYS_I2C_FACT_ADDR 0x57
211 #if defined (CONFIG_HARD_I2C)
212 # define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
213 # define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
214 # define CONFIG_SYS_I2C_SLAVE 0x7F
215 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
216 #define CONFIG_SYS_I2C_FACT_ADDR 0x54
220 * Flash configuration, expect one 16 Megabyte Bank at most
222 #define CONFIG_SYS_FLASH_BASE 0xff000000
223 #define CONFIG_SYS_FLASH_SIZE 0x01000000
224 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
225 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0)
227 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
229 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
230 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
232 #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
235 * DRAM configuration - will be read from VPD later... TODO!
238 /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
239 #define CONFIG_SYS_DRAM_DDR 0
240 #define CONFIG_SYS_DRAM_EMODE 0
241 #define CONFIG_SYS_DRAM_MODE 0x008D
242 #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
243 #define CONFIG_SYS_DRAM_CONFIG1 0xC2233A00
244 #define CONFIG_SYS_DRAM_CONFIG2 0x88B70004
245 #define CONFIG_SYS_DRAM_TAP_DEL 0x08
246 #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
249 /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
250 #define CONFIG_SYS_DRAM_DDR 0
251 #define CONFIG_SYS_DRAM_EMODE 0
252 #define CONFIG_SYS_DRAM_MODE 0x00CD
253 #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
254 #define CONFIG_SYS_DRAM_CONFIG1 0xD2333A00
255 #define CONFIG_SYS_DRAM_CONFIG2 0x8AD70004
256 #define CONFIG_SYS_DRAM_TAP_DEL 0x08
257 #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
261 * Environment settings
263 #define CONFIG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
264 #define CONFIG_ENV_OFFSET 0x1000
265 #define CONFIG_ENV_SIZE 0x0700
270 #define CONFIG_SYS_FACT_OFFSET 0x1800
271 #define CONFIG_SYS_FACT_SIZE 0x0800
276 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
278 #define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
279 #define CONFIG_SYS_SDRAM_BASE 0x00000000
280 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
282 /* Use SRAM until RAM will be available */
283 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
284 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
287 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
288 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
290 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
291 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
292 # define CONFIG_SYS_RAMBOOT 1
295 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
296 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
297 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
300 * Ethernet configuration
302 #define CONFIG_MPC5xxx_FEC 1
303 #define CONFIG_MPC5xxx_FEC_MII10 /* Workaround for FEC 100Mbit problem */
304 #define CONFIG_PHY_ADDR 0x1f
305 #define CONFIG_PHY_TYPE 0x79c874
307 * GPIO configuration:
308 * PSC1,2,3 predefined as UART
310 * Ethernet 100 with MD
312 #define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044
315 * Miscellaneous configurable options
317 #define CONFIG_SYS_LONGHELP /* undef to save memory */
318 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
319 #if defined(CONFIG_CMD_KGDB)
320 # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
322 # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
324 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
325 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
326 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
328 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
329 #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
331 #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
333 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
335 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
336 #if defined(CONFIG_CMD_KGDB)
337 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
341 #ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
342 #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
343 #define RTC(reg) (0xf0010000+reg)
344 /* setup CS2 for M48T08. Must MAP 64kB */
345 #define CONFIG_SYS_CS2_START RTC(0)
346 #define CONFIG_SYS_CS2_SIZE 0x10000
347 /* setup CS2 configuration register: */
348 /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
349 /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
350 #define CONFIG_SYS_CS2_CFG 0x00047800
352 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
356 * Various low-level settings
358 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
359 #define CONFIG_SYS_HID0_FINAL HID0_ICE
361 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
362 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
363 #define CONFIG_SYS_BOOTCS_CFG 0x00047801
364 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
365 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
367 #define CONFIG_SYS_CS_BURST 0x00000000
368 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
370 #define CONFIG_SYS_RESET_ADDRESS 0x7f000000
372 /*-----------------------------------------------------------------------
373 * IDE/ATA stuff Supports IDE harddisk
374 *-----------------------------------------------------------------------
377 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
379 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
380 #undef CONFIG_IDE_LED /* LED for ide not supported */
382 #define CONFIG_IDE_RESET 1
383 #define CONFIG_IDE_PREINIT
385 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
386 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
388 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
390 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
392 /* Offset for data I/O */
393 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
395 /* Offset for normal register accesses */
396 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
398 /* Offset for alternate registers */
399 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005c)
401 /* Interval between registers */
402 #define CONFIG_SYS_ATA_STRIDE 4
404 #endif /* __CONFIG_H */