3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
7 * TOP5200 differences from IceCube:
8 * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
9 * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
10 * 1 SDRAM/DDRAM Bank up to 256 MB
11 * local VPD I2C Bus is software driven and uses
12 * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
13 * FLASH is re-located at 0xff000000
14 * Internal regs are at 0xf0000000
15 * Reset jumps to 0x00000100
17 * See file CREDITS for list of people who contributed to this
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
40 * High Level Configuration Options
44 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
45 #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
46 #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
48 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
50 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51 #define BOOTFLAG_WARM 0x02 /* Software reboot */
54 * Serial console configuration
56 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
57 #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
58 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
61 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
64 * 0x40000000 - 0x4fffffff - PCI Memory
65 * 0x50000000 - 0x50ffffff - PCI IO Space
68 # define CONFIG_PCI_PNP 1
69 # define CONFIG_PCI_SCAN_SHOW 1
71 # define CONFIG_PCI_MEM_BUS 0x40000000
72 # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
73 # define CONFIG_PCI_MEM_SIZE 0x10000000
75 # define CONFIG_PCI_IO_BUS 0x50000000
76 # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
77 # define CONFIG_PCI_IO_SIZE 0x01000000
82 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
84 # define CONFIG_USB_OHCI
85 # define CONFIG_USB_CLOCK 0x0001bbbb
86 # if defined (CONFIG_EVAL5200)
87 # define CONFIG_USB_CONFIG 0x00005100
89 # define CONFIG_USB_CONFIG 0x00001000
91 # define CONFIG_DOS_PARTITION
92 # define CONFIG_USB_STORAGE
97 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
98 # define CONFIG_DOS_PARTITION
103 * Command line configuration.
105 #include <config_cmd_default.h>
107 #define CONFIG_CMD_ASKENV
108 #define CONFIG_CMD_BEDBUG
109 #define CONFIG_CMD_DATE
110 #define CONFIG_CMD_DHCP
111 #define CONFIG_CMD_EEPROM
112 #define CONFIG_CMD_ELF
113 #define CONFIG_CMD_I2C
114 #define CONFIG_CMD_IMMAP
115 #define CONFIG_CMD_MII
116 #define CONFIG_CMD_REGINFO
118 #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
119 #define CONFIG_CMD_FAT
120 #define CONFIG_CMD_IDE
121 #define CONFIG_CMD_USB
122 #define CONFIG_CMD_PCI
127 * MUST be low boot - HIGHBOOT is not supported anymore
129 #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
130 # define CFG_LOWBOOT 1
131 # define CFG_LOWBOOT16 1
133 # error "TEXT_BASE must be 0xff000000"
139 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
141 #define CONFIG_PREBOOT "echo;" \
142 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
145 #undef CONFIG_BOOTARGS
147 #define CONFIG_EXTRA_ENV_SETTINGS \
149 "nfsargs=setenv bootargs root=/dev/nfs rw " \
150 "nfsroot=${serverip}:${rootpath}\0" \
151 "ramargs=setenv bootargs root=/dev/ram rw\0" \
152 "addip=setenv bootargs ${bootargs} " \
153 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
154 ":${hostname}:${netdev}:off panic=1\0" \
155 "flash_nfs=run nfsargs addip;" \
156 "bootm ${kernel_addr}\0" \
157 "flash_self=run ramargs addip;" \
158 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
159 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
160 "rootpath=/opt/eldk/ppc_82xx\0" \
161 "bootfile=/tftpboot/MPC5200/uImage\0" \
164 #define CONFIG_BOOTCOMMAND "run flash_self"
167 * IPB Bus clocking configuration.
169 #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
175 * EEPROM configuration
177 #define CFG_EEPROM_PAGE_WRITE_BITS 3
178 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
180 #define CFG_I2C_EEPROM_ADDR_LEN 2
181 #define CFG_EEPROM_SIZE 0x2000
183 #define CONFIG_ENV_OVERWRITE
184 #define CONFIG_MISC_INIT_R
186 #undef CONFIG_HARD_I2C /* I2C with hardware support */
187 #define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
189 #if defined (CONFIG_SOFT_I2C)
192 # define GPIOE0 *((volatile uchar*)(CFG_MBAR+0x0c00))
193 # define DDR0 *((volatile uchar*)(CFG_MBAR+0x0c08))
194 # define DVO0 *((volatile uchar*)(CFG_MBAR+0x0c0c))
195 # define DVI0 *((volatile uchar*)(CFG_MBAR+0x0c20))
196 # define ODE0 *((volatile uchar*)(CFG_MBAR+0x0c04))
197 # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
198 # define I2C_READ ((DVI0&SDA0)?1:0)
199 # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
200 # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
201 # define I2C_DELAY {udelay(5);}
202 # define I2C_ACTIVE {DDR0|=SDA0;}
203 # define I2C_TRISTATE {DDR0&=~SDA0;}
204 # define CFG_I2C_SPEED 100000
205 # define CFG_I2C_SLAVE 0x7F
206 #define CFG_I2C_EEPROM_ADDR 0x57
207 #define CFG_I2C_FACT_ADDR 0x57
210 #if defined (CONFIG_HARD_I2C)
211 # define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
212 # define CFG_I2C_SPEED 100000 /* 100 kHz */
213 # define CFG_I2C_SLAVE 0x7F
214 #define CFG_I2C_EEPROM_ADDR 0x54
215 #define CFG_I2C_FACT_ADDR 0x54
219 * Flash configuration, expect one 16 Megabyte Bank at most
221 #define CFG_FLASH_BASE 0xff000000
222 #define CFG_FLASH_SIZE 0x01000000
223 #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
224 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0)
226 #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
228 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
229 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
231 #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
234 * DRAM configuration - will be read from VPD later... TODO!
237 /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
238 #define CFG_DRAM_DDR 0
239 #define CFG_DRAM_EMODE 0
240 #define CFG_DRAM_MODE 0x008D
241 #define CFG_DRAM_CONTROL 0x514F0000
242 #define CFG_DRAM_CONFIG1 0xC2233A00
243 #define CFG_DRAM_CONFIG2 0x88B70004
244 #define CFG_DRAM_TAP_DEL 0x08
245 #define CFG_DRAM_RAM_SIZE 0x19
248 /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
249 #define CFG_DRAM_DDR 0
250 #define CFG_DRAM_EMODE 0
251 #define CFG_DRAM_MODE 0x00CD
252 #define CFG_DRAM_CONTROL 0x514F0000
253 #define CFG_DRAM_CONFIG1 0xD2333A00
254 #define CFG_DRAM_CONFIG2 0x8AD70004
255 #define CFG_DRAM_TAP_DEL 0x08
256 #define CFG_DRAM_RAM_SIZE 0x19
260 * Environment settings
262 #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
263 #define CFG_ENV_OFFSET 0x1000
264 #define CFG_ENV_SIZE 0x0700
269 #define CFG_FACT_OFFSET 0x1800
270 #define CFG_FACT_SIZE 0x0800
275 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
277 #define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
278 #define CFG_SDRAM_BASE 0x00000000
279 #define CFG_DEFAULT_MBAR 0x80000000
281 /* Use SRAM until RAM will be available */
282 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
283 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
286 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
287 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
288 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
290 #define CFG_MONITOR_BASE TEXT_BASE
291 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
292 # define CFG_RAMBOOT 1
295 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
296 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
297 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
300 * Ethernet configuration
302 #define CONFIG_MPC5xxx_FEC 1
303 #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
304 #define CONFIG_PHY_ADDR 0x1f
305 #define CONFIG_PHY_TYPE 0x79c874
307 * GPIO configuration:
308 * PSC1,2,3 predefined as UART
310 * Ethernet 100 with MD
312 #define CFG_GPS_PORT_CONFIG 0x00058044
315 * Miscellaneous configurable options
317 #define CFG_LONGHELP /* undef to save memory */
318 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
319 #if defined(CONFIG_CMD_KGDB)
320 # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
322 # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
324 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
325 #define CFG_MAXARGS 16 /* max number of command args */
326 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
328 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
329 #define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
331 #define CFG_LOAD_ADDR 0x200000 /* default load address */
333 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
335 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
336 #if defined(CONFIG_CMD_KGDB)
337 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
341 #ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
342 #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
343 #define RTC(reg) (0xf0010000+reg)
344 /* setup CS2 for M48T08. Must MAP 64kB */
345 #define CFG_CS2_START RTC(0)
346 #define CFG_CS2_SIZE 0x10000
347 /* setup CS2 configuration register: */
348 /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
349 /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
350 #define CFG_CS2_CFG 0x00047800
352 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
356 * Various low-level settings
358 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
359 #define CFG_HID0_FINAL HID0_ICE
361 #define CFG_BOOTCS_START CFG_FLASH_BASE
362 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
363 #define CFG_BOOTCS_CFG 0x00047801
364 #define CFG_CS0_START CFG_FLASH_BASE
365 #define CFG_CS0_SIZE CFG_FLASH_SIZE
367 #define CFG_CS_BURST 0x00000000
368 #define CFG_CS_DEADCYCLE 0x33333333
370 #define CFG_RESET_ADDRESS 0x7f000000
372 /*-----------------------------------------------------------------------
373 * IDE/ATA stuff Supports IDE harddisk
374 *-----------------------------------------------------------------------
377 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
379 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
380 #undef CONFIG_IDE_LED /* LED for ide not supported */
382 #define CONFIG_IDE_RESET 1
383 #define CONFIG_IDE_PREINIT
385 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
386 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
388 #define CFG_ATA_IDE0_OFFSET 0x0000
390 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
392 /* Offset for data I/O */
393 #define CFG_ATA_DATA_OFFSET (0x0060)
395 /* Offset for normal register accesses */
396 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
398 /* Offset for alternate registers */
399 #define CFG_ATA_ALT_OFFSET (0x005c)
401 /* Interval between registers */
402 #define CFG_ATA_STRIDE 4
404 #endif /* __CONFIG_H */