Merge branch '2021-08-31-kconfig-migrations-part2' into next
[platform/kernel/u-boot.git] / include / configs / T4240RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #define CONFIG_FSL_SATA_V2
16 #define CONFIG_PCIE4
17
18 #define CONFIG_ICS307_REFCLK_HZ         25000000  /* ICS307 ref clk freq */
19
20 #ifdef CONFIG_RAMBOOT_PBL
21 #ifndef CONFIG_SDCARD
22 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
24 #else
25 #define CONFIG_SPL_FLUSH_IMAGE
26 #define CONFIG_SPL_PAD_TO               0x40000
27 #define CONFIG_SPL_MAX_SIZE             0x28000
28 #define RESET_VECTOR_OFFSET             0x27FFC
29 #define BOOT_PAGE_OFFSET                0x27000
30
31 #ifdef  CONFIG_SDCARD
32 #define CONFIG_RESET_VECTOR_ADDRESS     0x200FFC
33 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
34 #define CONFIG_SYS_MMC_U_BOOT_DST       0x00200000
35 #define CONFIG_SYS_MMC_U_BOOT_START     0x00200000
36 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
37 #ifndef CONFIG_SPL_BUILD
38 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
39 #endif
40 #endif
41
42 #ifdef CONFIG_SPL_BUILD
43 #define CONFIG_SPL_SKIP_RELOCATE
44 #define CONFIG_SPL_COMMON_INIT_DDR
45 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
46 #endif
47
48 #endif
49 #endif /* CONFIG_RAMBOOT_PBL */
50
51 /* High Level Configuration Options */
52 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
53
54 #ifndef CONFIG_RESET_VECTOR_ADDRESS
55 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
56 #endif
57
58 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
59 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
60 #define CONFIG_PCIE1                    /* PCIE controller 1 */
61 #define CONFIG_PCIE2                    /* PCIE controller 2 */
62 #define CONFIG_PCIE3                    /* PCIE controller 3 */
63 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
64
65 /*
66  * These can be toggled for performance analysis, otherwise use default.
67  */
68 #define CONFIG_SYS_CACHE_STASHING
69 #define CONFIG_BTB                      /* toggle branch predition */
70 #ifdef CONFIG_DDR_ECC
71 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
72 #endif
73
74 #define CONFIG_ENABLE_36BIT_PHYS
75
76 /*
77  *  Config the L3 Cache as L3 SRAM
78  */
79 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
80 #define CONFIG_SYS_L3_SIZE              (512 << 10)
81 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
82 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
83 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
84 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
85 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
86
87 #define CONFIG_SYS_DCSRBAR              0xf0000000
88 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
89
90 /*
91  * DDR Setup
92  */
93 #define CONFIG_VERY_BIG_RAM
94 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
95 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
96
97 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
98 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
99
100 /*
101  * IFC Definitions
102  */
103 #define CONFIG_SYS_FLASH_BASE   0xe0000000
104 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
105
106 #ifdef CONFIG_SPL_BUILD
107 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SPL_TEXT_BASE
108 #else
109 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
110 #endif
111
112 #define CONFIG_HWCONFIG
113
114 /* define to use L1 as initial stack */
115 #define CONFIG_L1_INIT_RAM
116 #define CONFIG_SYS_INIT_RAM_LOCK
117 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
118 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
119 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
120 /* The assembler doesn't like typecast */
121 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
122         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
123           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
124 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
125
126 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
127                                         GENERATED_GBL_DATA_SIZE)
128 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
129
130 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
131
132 /* Serial Port - controlled on board with jumper J8
133  * open - index 2
134  * shorted - index 1
135  */
136 #define CONFIG_SYS_NS16550_SERIAL
137 #define CONFIG_SYS_NS16550_REG_SIZE     1
138 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
139
140 #define CONFIG_SYS_BAUDRATE_TABLE       \
141         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
142
143 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
144 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
145 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
146 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
147
148 /* I2C */
149
150 /*
151  * General PCI
152  * Memory space is mapped 1-1, but I/O space must start from 0.
153  */
154
155 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
156 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
157 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
158 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
159 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
160
161 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
162 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
163 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
164 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
165 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
166
167 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
168 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
169 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
170 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
171 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
172
173 /* controller 4, Base address 203000 */
174 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
175 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
176 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
177
178 #ifdef CONFIG_PCI
179 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
180 #endif  /* CONFIG_PCI */
181
182 /* SATA */
183 #ifdef CONFIG_FSL_SATA_V2
184 #define CONFIG_SYS_SATA_MAX_DEVICE      2
185 #define CONFIG_SATA1
186 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
187 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
188 #define CONFIG_SATA2
189 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
190 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
191
192 #define CONFIG_LBA48
193 #endif
194
195 #ifdef CONFIG_FMAN_ENET
196 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
197 #endif
198
199 /*
200  * Environment
201  */
202 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
203 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
204
205 /*
206  * Miscellaneous configurable options
207  */
208
209 /*
210  * For booting Linux, the board info and command line data
211  * have to be in the first 64 MB of memory, since this is
212  * the maximum mapped by the Linux kernel during initialization.
213  */
214 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
215 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
216
217 #ifdef CONFIG_CMD_KGDB
218 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
219 #endif
220
221 /*
222  * Environment Configuration
223  */
224 #define CONFIG_ROOTPATH         "/opt/nfsroot"
225 #define CONFIG_BOOTFILE         "uImage"
226 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
227
228 #define HVBOOT                                  \
229         "setenv bootargs config-addr=0x60000000; "      \
230         "bootm 0x01000000 - 0x00f00000"
231
232 #define CONFIG_SYS_CLK_FREQ     66666666
233
234 #ifndef __ASSEMBLY__
235 unsigned long get_board_sys_clk(void);
236 #endif
237
238 /*
239  * DDR Setup
240  */
241 #define CONFIG_SYS_SPD_BUS_NUM  0
242 #define SPD_EEPROM_ADDRESS1     0x52
243 #define SPD_EEPROM_ADDRESS2     0x54
244 #define SPD_EEPROM_ADDRESS3     0x56
245 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
246 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
247
248 /*
249  * IFC Definitions
250  */
251 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
252 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
253                                 + 0x8000000) | \
254                                 CSPR_PORT_SIZE_16 | \
255                                 CSPR_MSEL_NOR | \
256                                 CSPR_V)
257 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
258 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
259                                 CSPR_PORT_SIZE_16 | \
260                                 CSPR_MSEL_NOR | \
261                                 CSPR_V)
262 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
263 /* NOR Flash Timing Params */
264 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
265
266 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
267                                 FTIM0_NOR_TEADC(0x5) | \
268                                 FTIM0_NOR_TEAHC(0x5))
269 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
270                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
271                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
272 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
273                                 FTIM2_NOR_TCH(0x4) | \
274                                 FTIM2_NOR_TWPH(0x0E) | \
275                                 FTIM2_NOR_TWP(0x1c))
276 #define CONFIG_SYS_NOR_FTIM3    0x0
277
278 #define CONFIG_SYS_FLASH_QUIET_TEST
279 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
280
281 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
282 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
283 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
284 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
285
286 #define CONFIG_SYS_FLASH_EMPTY_INFO
287 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
288                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
289
290 /* NAND Flash on IFC */
291 #define CONFIG_NAND_FSL_IFC
292 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
293 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
294 #define CONFIG_SYS_NAND_BASE            0xff800000
295 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
296
297 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
298 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
299                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
300                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
301                                 | CSPR_V)
302 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
303
304 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
305                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
306                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
307                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
308                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
309                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
310                                 | CSOR_NAND_PB(128))    /*Page Per Block = 128*/
311
312 #define CONFIG_SYS_NAND_ONFI_DETECTION
313
314 /* ONFI NAND Flash mode0 Timing Params */
315 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
316                                         FTIM0_NAND_TWP(0x18)   | \
317                                         FTIM0_NAND_TWCHT(0x07) | \
318                                         FTIM0_NAND_TWH(0x0a))
319 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
320                                         FTIM1_NAND_TWBE(0x39)  | \
321                                         FTIM1_NAND_TRR(0x0e)   | \
322                                         FTIM1_NAND_TRP(0x18))
323 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
324                                         FTIM2_NAND_TREH(0x0a) | \
325                                         FTIM2_NAND_TWHRE(0x1e))
326 #define CONFIG_SYS_NAND_FTIM3           0x0
327
328 #define CONFIG_SYS_NAND_DDR_LAW         11
329 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
330 #define CONFIG_SYS_MAX_NAND_DEVICE      1
331
332 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
333
334 #if defined(CONFIG_MTD_RAW_NAND)
335 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
336 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
337 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
338 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
339 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
340 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
341 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
342 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
343 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
344 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
345 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
346 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
347 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
348 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
349 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
350 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
351 #else
352 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
353 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
354 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
355 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
356 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
357 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
358 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
359 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
360 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
361 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
362 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
363 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
364 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
365 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
366 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
367 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
368 #endif
369 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
370 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
371 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
372 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
373 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
374 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
375 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
376 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
377
378 /* CPLD on IFC */
379 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
380 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
381 #define CONFIG_SYS_CSPR3_EXT    (0xf)
382 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
383                                 | CSPR_PORT_SIZE_8 \
384                                 | CSPR_MSEL_GPCM \
385                                 | CSPR_V)
386
387 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
388 #define CONFIG_SYS_CSOR3        0x0
389
390 /* CPLD Timing parameters for IFC CS3 */
391 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
392                                         FTIM0_GPCM_TEADC(0x0e) | \
393                                         FTIM0_GPCM_TEAHC(0x0e))
394 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
395                                         FTIM1_GPCM_TRAD(0x1f))
396 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
397                                         FTIM2_GPCM_TCH(0x8) | \
398                                         FTIM2_GPCM_TWP(0x1f))
399 #define CONFIG_SYS_CS3_FTIM3            0x0
400
401 #if defined(CONFIG_RAMBOOT_PBL)
402 #define CONFIG_SYS_RAMBOOT
403 #endif
404
405 /* I2C */
406 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* I2C bus multiplexer,primary */
407 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* I2C bus multiplexer,secondary */
408
409 #define I2C_MUX_CH_DEFAULT      0x8
410 #define I2C_MUX_CH_VOL_MONITOR  0xa
411 #define I2C_MUX_CH_VSC3316_FS   0xc
412 #define I2C_MUX_CH_VSC3316_BS   0xd
413
414 /* Voltage monitor on channel 2*/
415 #define I2C_VOL_MONITOR_ADDR            0x40
416 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
417 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
418 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
419
420 #define CONFIG_VID_FLS_ENV              "t4240rdb_vdd_mv"
421 #ifndef CONFIG_SPL_BUILD
422 #define CONFIG_VID
423 #endif
424 #define CONFIG_VOL_MONITOR_IR36021_SET
425 #define CONFIG_VOL_MONITOR_IR36021_READ
426 /* The lowest and highest voltage allowed for T4240RDB */
427 #define VDD_MV_MIN                      819
428 #define VDD_MV_MAX                      1212
429
430 /*
431  * eSPI - Enhanced SPI
432  */
433
434 /* Qman/Bman */
435 #ifndef CONFIG_NOBQFMAN
436 #define CONFIG_SYS_BMAN_NUM_PORTALS     50
437 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
438 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
439 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
440 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
441 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
442 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
443 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
444 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
445                                         CONFIG_SYS_BMAN_CENA_SIZE)
446 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
447 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
448 #define CONFIG_SYS_QMAN_NUM_PORTALS     50
449 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
450 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
451 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
452 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
453 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
454 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
455 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
456 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
457                                         CONFIG_SYS_QMAN_CENA_SIZE)
458 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
459 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
460
461 #define CONFIG_SYS_DPAA_FMAN
462 #define CONFIG_SYS_DPAA_PME
463 #define CONFIG_SYS_PMAN
464 #define CONFIG_SYS_DPAA_DCE
465 #define CONFIG_SYS_DPAA_RMAN
466 #define CONFIG_SYS_INTERLAKEN
467
468 /* Default address of microcode for the Linux Fman driver */
469 #if defined(CONFIG_SPIFLASH)
470 /*
471  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
472  * env, so we got 0x110000.
473  */
474 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
475 #elif defined(CONFIG_SDCARD)
476 /*
477  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
478  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
479  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
480  */
481 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
482 #elif defined(CONFIG_MTD_RAW_NAND)
483 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
484 #else
485 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
486 #endif
487 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
488 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
489 #endif /* CONFIG_NOBQFMAN */
490
491 #ifdef CONFIG_SYS_DPAA_FMAN
492 #define SGMII_PHY_ADDR1 0x0
493 #define SGMII_PHY_ADDR2 0x1
494 #define SGMII_PHY_ADDR3 0x2
495 #define SGMII_PHY_ADDR4 0x3
496 #define SGMII_PHY_ADDR5 0x4
497 #define SGMII_PHY_ADDR6 0x5
498 #define SGMII_PHY_ADDR7 0x6
499 #define SGMII_PHY_ADDR8 0x7
500 #define FM1_10GEC1_PHY_ADDR     0x10
501 #define FM1_10GEC2_PHY_ADDR     0x11
502 #define FM2_10GEC1_PHY_ADDR     0x12
503 #define FM2_10GEC2_PHY_ADDR     0x13
504 #define CORTINA_PHY_ADDR1       FM1_10GEC1_PHY_ADDR
505 #define CORTINA_PHY_ADDR2       FM1_10GEC2_PHY_ADDR
506 #define CORTINA_PHY_ADDR3       FM2_10GEC1_PHY_ADDR
507 #define CORTINA_PHY_ADDR4       FM2_10GEC2_PHY_ADDR
508 #endif
509
510 /* SATA */
511 #ifdef CONFIG_FSL_SATA_V2
512 #define CONFIG_SYS_SATA_MAX_DEVICE      2
513 #define CONFIG_SATA1
514 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
515 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
516 #define CONFIG_SATA2
517 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
518 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
519
520 #define CONFIG_LBA48
521 #endif
522
523 #ifdef CONFIG_FMAN_ENET
524 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
525 #endif
526
527 /*
528 * USB
529 */
530 #define CONFIG_USB_EHCI_FSL
531 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
532 #define CONFIG_HAS_FSL_DR_USB
533
534 #ifdef CONFIG_MMC
535 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
536 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
537 #endif
538
539
540 #define __USB_PHY_TYPE  utmi
541
542 /*
543  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
544  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
545  * interleaving. It can be cacheline, page, bank, superbank.
546  * See doc/README.fsl-ddr for details.
547  */
548 #ifdef CONFIG_ARCH_T4240
549 #define CTRL_INTLV_PREFERED 3way_4KB
550 #else
551 #define CTRL_INTLV_PREFERED cacheline
552 #endif
553
554 #define CONFIG_EXTRA_ENV_SETTINGS                               \
555         "hwconfig=fsl_ddr:"                                     \
556         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
557         "bank_intlv=auto;"                                      \
558         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
559         "netdev=eth0\0"                                         \
560         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
561         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
562         "tftpflash=tftpboot $loadaddr $uboot && "               \
563         "protect off $ubootaddr +$filesize && "                 \
564         "erase $ubootaddr +$filesize && "                       \
565         "cp.b $loadaddr $ubootaddr $filesize && "               \
566         "protect on $ubootaddr +$filesize && "                  \
567         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
568         "consoledev=ttyS0\0"                                    \
569         "ramdiskaddr=2000000\0"                                 \
570         "ramdiskfile=t4240rdb/ramdisk.uboot\0"                  \
571         "fdtaddr=1e00000\0"                                     \
572         "fdtfile=t4240rdb/t4240rdb.dtb\0"                       \
573         "bdev=sda3\0"
574
575 #define HVBOOT                                  \
576         "setenv bootargs config-addr=0x60000000; "      \
577         "bootm 0x01000000 - 0x00f00000"
578
579 #define LINUXBOOTCOMMAND                                        \
580         "setenv bootargs root=/dev/ram rw "             \
581         "console=$consoledev,$baudrate $othbootargs;"   \
582         "setenv ramdiskaddr 0x02000000;"                \
583         "setenv fdtaddr 0x00c00000;"                    \
584         "setenv loadaddr 0x1000000;"                    \
585         "bootm $loadaddr $ramdiskaddr $fdtaddr"
586
587 #define HDBOOT                                  \
588         "setenv bootargs root=/dev/$bdev rw "           \
589         "console=$consoledev,$baudrate $othbootargs;"   \
590         "tftp $loadaddr $bootfile;"                     \
591         "tftp $fdtaddr $fdtfile;"                       \
592         "bootm $loadaddr - $fdtaddr"
593
594 #define NFSBOOTCOMMAND                  \
595         "setenv bootargs root=/dev/nfs rw "     \
596         "nfsroot=$serverip:$rootpath "          \
597         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
598         "console=$consoledev,$baudrate $othbootargs;"   \
599         "tftp $loadaddr $bootfile;"             \
600         "tftp $fdtaddr $fdtfile;"               \
601         "bootm $loadaddr - $fdtaddr"
602
603 #define RAMBOOTCOMMAND                          \
604         "setenv bootargs root=/dev/ram rw "             \
605         "console=$consoledev,$baudrate $othbootargs;"   \
606         "tftp $ramdiskaddr $ramdiskfile;"               \
607         "tftp $loadaddr $bootfile;"                     \
608         "tftp $fdtaddr $fdtfile;"                       \
609         "bootm $loadaddr $ramdiskaddr $fdtaddr"
610
611 #define CONFIG_BOOTCOMMAND              LINUXBOOTCOMMAND
612
613 #include <asm/fsl_secure_boot.h>
614
615 #endif  /* __CONFIG_H */