Convert CONFIG_SPL_COMMON_INIT_DDR to Kconfig
[platform/kernel/u-boot.git] / include / configs / T4240RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #define CONFIG_FSL_SATA_V2
16 #define CONFIG_PCIE4
17
18 #define CONFIG_ICS307_REFCLK_HZ         25000000  /* ICS307 ref clk freq */
19
20 #ifdef CONFIG_RAMBOOT_PBL
21 #ifndef CONFIG_SDCARD
22 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
24 #else
25 #define RESET_VECTOR_OFFSET             0x27FFC
26 #define BOOT_PAGE_OFFSET                0x27000
27
28 #ifdef  CONFIG_SDCARD
29 #define CONFIG_RESET_VECTOR_ADDRESS     0x200FFC
30 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
31 #define CONFIG_SYS_MMC_U_BOOT_DST       0x00200000
32 #define CONFIG_SYS_MMC_U_BOOT_START     0x00200000
33 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
34 #ifndef CONFIG_SPL_BUILD
35 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
36 #endif
37 #endif
38
39 #endif
40 #endif /* CONFIG_RAMBOOT_PBL */
41
42 /* High Level Configuration Options */
43 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
44
45 #ifndef CONFIG_RESET_VECTOR_ADDRESS
46 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
47 #endif
48
49 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
50 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
51 #define CONFIG_PCIE1                    /* PCIE controller 1 */
52 #define CONFIG_PCIE2                    /* PCIE controller 2 */
53 #define CONFIG_PCIE3                    /* PCIE controller 3 */
54
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_SYS_CACHE_STASHING
59 #ifdef CONFIG_DDR_ECC
60 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
61 #endif
62
63 #define CONFIG_ENABLE_36BIT_PHYS
64
65 /*
66  *  Config the L3 Cache as L3 SRAM
67  */
68 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
69 #define CONFIG_SYS_L3_SIZE              (512 << 10)
70 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
71 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
72 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
73 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
74 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
75
76 #define CONFIG_SYS_DCSRBAR              0xf0000000
77 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
78
79 /*
80  * DDR Setup
81  */
82 #define CONFIG_VERY_BIG_RAM
83 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
84 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
85
86 /*
87  * IFC Definitions
88  */
89 #define CONFIG_SYS_FLASH_BASE   0xe0000000
90 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
91
92 #define CONFIG_HWCONFIG
93
94 /* define to use L1 as initial stack */
95 #define CONFIG_L1_INIT_RAM
96 #define CONFIG_SYS_INIT_RAM_LOCK
97 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
98 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
99 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
100 /* The assembler doesn't like typecast */
101 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
102         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
103           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
104 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
105
106 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
107                                         GENERATED_GBL_DATA_SIZE)
108 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
109
110 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
111
112 /* Serial Port - controlled on board with jumper J8
113  * open - index 2
114  * shorted - index 1
115  */
116 #define CONFIG_SYS_NS16550_SERIAL
117 #define CONFIG_SYS_NS16550_REG_SIZE     1
118 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
119
120 #define CONFIG_SYS_BAUDRATE_TABLE       \
121         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
122
123 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
124 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
125 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
126 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
127
128 /* I2C */
129
130 /*
131  * General PCI
132  * Memory space is mapped 1-1, but I/O space must start from 0.
133  */
134
135 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
136 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
137 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
138 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
139 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
140
141 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
142 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
143 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
144 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
145 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
146
147 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
148 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
149 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
150 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
151 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
152
153 /* controller 4, Base address 203000 */
154 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
155 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
156 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
157
158 #ifdef CONFIG_PCI
159 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
160 #endif  /* CONFIG_PCI */
161
162 /* SATA */
163 #ifdef CONFIG_FSL_SATA_V2
164 #define CONFIG_SATA1
165 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
166 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
167 #define CONFIG_SATA2
168 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
169 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
170
171 #define CONFIG_LBA48
172 #endif
173
174 /*
175  * Environment
176  */
177 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
178 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
179
180 /*
181  * Miscellaneous configurable options
182  */
183
184 /*
185  * For booting Linux, the board info and command line data
186  * have to be in the first 64 MB of memory, since this is
187  * the maximum mapped by the Linux kernel during initialization.
188  */
189 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
190 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
191
192 /*
193  * Environment Configuration
194  */
195 #define CONFIG_ROOTPATH         "/opt/nfsroot"
196 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
197
198 #define HVBOOT                                  \
199         "setenv bootargs config-addr=0x60000000; "      \
200         "bootm 0x01000000 - 0x00f00000"
201
202 /*
203  * DDR Setup
204  */
205 #define CONFIG_SYS_SPD_BUS_NUM  0
206 #define SPD_EEPROM_ADDRESS1     0x52
207 #define SPD_EEPROM_ADDRESS2     0x54
208 #define SPD_EEPROM_ADDRESS3     0x56
209 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
210 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
211
212 /*
213  * IFC Definitions
214  */
215 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
216 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
217                                 + 0x8000000) | \
218                                 CSPR_PORT_SIZE_16 | \
219                                 CSPR_MSEL_NOR | \
220                                 CSPR_V)
221 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
222 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
223                                 CSPR_PORT_SIZE_16 | \
224                                 CSPR_MSEL_NOR | \
225                                 CSPR_V)
226 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
227 /* NOR Flash Timing Params */
228 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
229
230 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
231                                 FTIM0_NOR_TEADC(0x5) | \
232                                 FTIM0_NOR_TEAHC(0x5))
233 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
234                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
235                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
236 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
237                                 FTIM2_NOR_TCH(0x4) | \
238                                 FTIM2_NOR_TWPH(0x0E) | \
239                                 FTIM2_NOR_TWP(0x1c))
240 #define CONFIG_SYS_NOR_FTIM3    0x0
241
242 #define CONFIG_SYS_FLASH_QUIET_TEST
243 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
244
245 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
246 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
247 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
248
249 #define CONFIG_SYS_FLASH_EMPTY_INFO
250 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
251                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
252
253 /* NAND Flash on IFC */
254 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
255 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
256 #define CONFIG_SYS_NAND_BASE            0xff800000
257 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
258
259 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
260 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
261                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
262                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
263                                 | CSPR_V)
264 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
265
266 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
267                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
268                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
269                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
270                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
271                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
272                                 | CSOR_NAND_PB(128))    /*Page Per Block = 128*/
273
274 /* ONFI NAND Flash mode0 Timing Params */
275 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
276                                         FTIM0_NAND_TWP(0x18)   | \
277                                         FTIM0_NAND_TWCHT(0x07) | \
278                                         FTIM0_NAND_TWH(0x0a))
279 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
280                                         FTIM1_NAND_TWBE(0x39)  | \
281                                         FTIM1_NAND_TRR(0x0e)   | \
282                                         FTIM1_NAND_TRP(0x18))
283 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
284                                         FTIM2_NAND_TREH(0x0a) | \
285                                         FTIM2_NAND_TWHRE(0x1e))
286 #define CONFIG_SYS_NAND_FTIM3           0x0
287
288 #define CONFIG_SYS_NAND_DDR_LAW         11
289 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
290 #define CONFIG_SYS_MAX_NAND_DEVICE      1
291
292 #if defined(CONFIG_MTD_RAW_NAND)
293 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
294 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
295 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
296 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
297 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
298 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
299 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
300 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
301 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
302 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
303 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
304 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
305 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
306 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
307 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
308 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
309 #else
310 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
311 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
312 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
313 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
314 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
315 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
316 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
317 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
318 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
319 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
320 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
321 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
322 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
323 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
324 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
325 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
326 #endif
327 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
328 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
329 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
330 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
331 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
332 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
333 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
334 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
335
336 /* CPLD on IFC */
337 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
338 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
339 #define CONFIG_SYS_CSPR3_EXT    (0xf)
340 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
341                                 | CSPR_PORT_SIZE_8 \
342                                 | CSPR_MSEL_GPCM \
343                                 | CSPR_V)
344
345 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
346 #define CONFIG_SYS_CSOR3        0x0
347
348 /* CPLD Timing parameters for IFC CS3 */
349 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
350                                         FTIM0_GPCM_TEADC(0x0e) | \
351                                         FTIM0_GPCM_TEAHC(0x0e))
352 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
353                                         FTIM1_GPCM_TRAD(0x1f))
354 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
355                                         FTIM2_GPCM_TCH(0x8) | \
356                                         FTIM2_GPCM_TWP(0x1f))
357 #define CONFIG_SYS_CS3_FTIM3            0x0
358
359 #if defined(CONFIG_RAMBOOT_PBL)
360 #define CONFIG_SYS_RAMBOOT
361 #endif
362
363 /* I2C */
364 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* I2C bus multiplexer,primary */
365 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* I2C bus multiplexer,secondary */
366
367 #define I2C_MUX_CH_DEFAULT      0x8
368 #define I2C_MUX_CH_VOL_MONITOR  0xa
369 #define I2C_MUX_CH_VSC3316_FS   0xc
370 #define I2C_MUX_CH_VSC3316_BS   0xd
371
372 /* Voltage monitor on channel 2*/
373 #define I2C_VOL_MONITOR_ADDR            0x40
374 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
375 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
376 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
377
378 /* The lowest and highest voltage allowed for T4240RDB */
379 #define VDD_MV_MIN                      819
380 #define VDD_MV_MAX                      1212
381
382 /*
383  * eSPI - Enhanced SPI
384  */
385
386 /* Qman/Bman */
387 #ifndef CONFIG_NOBQFMAN
388 #define CONFIG_SYS_BMAN_NUM_PORTALS     50
389 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
390 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
391 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
392 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
393 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
394 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
395 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
396 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
397                                         CONFIG_SYS_BMAN_CENA_SIZE)
398 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
399 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
400 #define CONFIG_SYS_QMAN_NUM_PORTALS     50
401 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
402 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
403 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
404 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
405 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
406 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
407 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
408 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
409                                         CONFIG_SYS_QMAN_CENA_SIZE)
410 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
411 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
412
413 #define CONFIG_SYS_DPAA_FMAN
414 #define CONFIG_SYS_DPAA_PME
415 #define CONFIG_SYS_PMAN
416 #define CONFIG_SYS_DPAA_DCE
417 #define CONFIG_SYS_DPAA_RMAN
418 #define CONFIG_SYS_INTERLAKEN
419
420 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
421 #endif /* CONFIG_NOBQFMAN */
422
423 #ifdef CONFIG_SYS_DPAA_FMAN
424 #define SGMII_PHY_ADDR1 0x0
425 #define SGMII_PHY_ADDR2 0x1
426 #define SGMII_PHY_ADDR3 0x2
427 #define SGMII_PHY_ADDR4 0x3
428 #define SGMII_PHY_ADDR5 0x4
429 #define SGMII_PHY_ADDR6 0x5
430 #define SGMII_PHY_ADDR7 0x6
431 #define SGMII_PHY_ADDR8 0x7
432 #define FM1_10GEC1_PHY_ADDR     0x10
433 #define FM1_10GEC2_PHY_ADDR     0x11
434 #define FM2_10GEC1_PHY_ADDR     0x12
435 #define FM2_10GEC2_PHY_ADDR     0x13
436 #define CORTINA_PHY_ADDR1       FM1_10GEC1_PHY_ADDR
437 #define CORTINA_PHY_ADDR2       FM1_10GEC2_PHY_ADDR
438 #define CORTINA_PHY_ADDR3       FM2_10GEC1_PHY_ADDR
439 #define CORTINA_PHY_ADDR4       FM2_10GEC2_PHY_ADDR
440 #endif
441
442 /* SATA */
443 #ifdef CONFIG_FSL_SATA_V2
444 #define CONFIG_SATA1
445 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
446 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
447 #define CONFIG_SATA2
448 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
449 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
450
451 #define CONFIG_LBA48
452 #endif
453
454 /*
455 * USB
456 */
457 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
458 #define CONFIG_HAS_FSL_DR_USB
459
460 #ifdef CONFIG_MMC
461 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
462 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
463 #endif
464
465
466 #define __USB_PHY_TYPE  utmi
467
468 /*
469  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
470  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
471  * interleaving. It can be cacheline, page, bank, superbank.
472  * See doc/README.fsl-ddr for details.
473  */
474 #ifdef CONFIG_ARCH_T4240
475 #define CTRL_INTLV_PREFERED 3way_4KB
476 #else
477 #define CTRL_INTLV_PREFERED cacheline
478 #endif
479
480 #define CONFIG_EXTRA_ENV_SETTINGS                               \
481         "hwconfig=fsl_ddr:"                                     \
482         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
483         "bank_intlv=auto;"                                      \
484         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
485         "netdev=eth0\0"                                         \
486         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
487         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
488         "tftpflash=tftpboot $loadaddr $uboot && "               \
489         "protect off $ubootaddr +$filesize && "                 \
490         "erase $ubootaddr +$filesize && "                       \
491         "cp.b $loadaddr $ubootaddr $filesize && "               \
492         "protect on $ubootaddr +$filesize && "                  \
493         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
494         "consoledev=ttyS0\0"                                    \
495         "ramdiskaddr=2000000\0"                                 \
496         "ramdiskfile=t4240rdb/ramdisk.uboot\0"                  \
497         "fdtaddr=1e00000\0"                                     \
498         "fdtfile=t4240rdb/t4240rdb.dtb\0"                       \
499         "bdev=sda3\0"
500
501 #define HVBOOT                                  \
502         "setenv bootargs config-addr=0x60000000; "      \
503         "bootm 0x01000000 - 0x00f00000"
504
505 #include <asm/fsl_secure_boot.h>
506
507 #endif  /* __CONFIG_H */