1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
7 * T4240 RDB board configuration file
12 #define CONFIG_FSL_SATA_V2
15 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
20 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
21 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_PAD_TO 0x40000
25 #define CONFIG_SPL_MAX_SIZE 0x28000
26 #define RESET_VECTOR_OFFSET 0x27FFC
27 #define BOOT_PAGE_OFFSET 0x27000
30 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
31 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
32 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
33 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
34 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
35 #ifndef CONFIG_SPL_BUILD
36 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
38 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
39 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
40 #define CONFIG_SPL_MMC_BOOT
43 #ifdef CONFIG_SPL_BUILD
44 #define CONFIG_SPL_SKIP_RELOCATE
45 #define CONFIG_SPL_COMMON_INIT_DDR
46 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
50 #endif /* CONFIG_RAMBOOT_PBL */
52 #define CONFIG_DDR_ECC
54 /* High Level Configuration Options */
55 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
57 #ifndef CONFIG_RESET_VECTOR_ADDRESS
58 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
62 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
63 #define CONFIG_PCIE1 /* PCIE controller 1 */
64 #define CONFIG_PCIE2 /* PCIE controller 2 */
65 #define CONFIG_PCIE3 /* PCIE controller 3 */
66 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
67 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
69 #define CONFIG_ENV_OVERWRITE
72 * These can be toggled for performance analysis, otherwise use default.
74 #define CONFIG_SYS_CACHE_STASHING
75 #define CONFIG_BTB /* toggle branch predition */
77 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
78 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
81 #define CONFIG_ENABLE_36BIT_PHYS
83 #define CONFIG_ADDR_MAP
84 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
86 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
87 #define CONFIG_SYS_MEMTEST_END 0x00400000
90 * Config the L3 Cache as L3 SRAM
92 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
93 #define CONFIG_SYS_L3_SIZE (512 << 10)
94 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
95 #ifdef CONFIG_RAMBOOT_PBL
96 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
98 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
99 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
100 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
102 #define CONFIG_SYS_DCSRBAR 0xf0000000
103 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
108 #define CONFIG_VERY_BIG_RAM
109 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
110 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
112 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
113 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
115 #define CONFIG_DDR_SPD
120 #define CONFIG_SYS_FLASH_BASE 0xe0000000
121 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
123 #ifdef CONFIG_SPL_BUILD
124 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
126 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
129 #define CONFIG_HWCONFIG
131 /* define to use L1 as initial stack */
132 #define CONFIG_L1_INIT_RAM
133 #define CONFIG_SYS_INIT_RAM_LOCK
134 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
135 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
136 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
137 /* The assembler doesn't like typecast */
138 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
139 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
140 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
141 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
143 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
144 GENERATED_GBL_DATA_SIZE)
145 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
147 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
148 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
150 /* Serial Port - controlled on board with jumper J8
154 #define CONFIG_SYS_NS16550_SERIAL
155 #define CONFIG_SYS_NS16550_REG_SIZE 1
156 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
158 #define CONFIG_SYS_BAUDRATE_TABLE \
159 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
161 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
162 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
163 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
164 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
167 #define CONFIG_SYS_I2C
168 #define CONFIG_SYS_I2C_FSL
169 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
170 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
171 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
172 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
176 * Memory space is mapped 1-1, but I/O space must start from 0.
179 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
180 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
181 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
182 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
183 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
184 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
185 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
186 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
187 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
189 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
190 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
191 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
192 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
193 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
194 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
195 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
196 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
197 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
199 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
200 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
201 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
202 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
203 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
204 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
205 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
206 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
207 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
209 /* controller 4, Base address 203000 */
210 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
211 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
212 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
213 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
214 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
215 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
218 #define CONFIG_PCI_INDIRECT_BRIDGE
220 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
221 #endif /* CONFIG_PCI */
224 #ifdef CONFIG_FSL_SATA_V2
225 #define CONFIG_SYS_SATA_MAX_DEVICE 2
227 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
228 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
230 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
231 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
236 #ifdef CONFIG_FMAN_ENET
237 #define CONFIG_ETHPRIME "FM1@DTSEC1"
243 #define CONFIG_LOADS_ECHO /* echo on for serial download */
244 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
247 * Command line configuration.
251 * Miscellaneous configurable options
253 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
256 * For booting Linux, the board info and command line data
257 * have to be in the first 64 MB of memory, since this is
258 * the maximum mapped by the Linux kernel during initialization.
260 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
261 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
263 #ifdef CONFIG_CMD_KGDB
264 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
268 * Environment Configuration
270 #define CONFIG_ROOTPATH "/opt/nfsroot"
271 #define CONFIG_BOOTFILE "uImage"
272 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
274 /* default location for tftp and bootm */
275 #define CONFIG_LOADADDR 1000000
277 #define CONFIG_HVBOOT \
278 "setenv bootargs config-addr=0x60000000; " \
279 "bootm 0x01000000 - 0x00f00000"
281 #if defined(CONFIG_SPIFLASH)
282 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
283 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
284 #define CONFIG_ENV_SECT_SIZE 0x10000
285 #elif defined(CONFIG_SDCARD)
286 #define CONFIG_SYS_MMC_ENV_DEV 0
287 #define CONFIG_ENV_SIZE 0x2000
288 #define CONFIG_ENV_OFFSET (512 * 0x800)
289 #elif defined(CONFIG_NAND)
290 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
291 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
292 #elif defined(CONFIG_ENV_IS_NOWHERE)
293 #define CONFIG_ENV_SIZE 0x2000
295 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
296 #define CONFIG_ENV_SIZE 0x2000
297 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
300 #define CONFIG_SYS_CLK_FREQ 66666666
301 #define CONFIG_DDR_CLK_FREQ 133333333
304 unsigned long get_board_sys_clk(void);
305 unsigned long get_board_ddr_clk(void);
311 #define CONFIG_SYS_SPD_BUS_NUM 0
312 #define SPD_EEPROM_ADDRESS1 0x52
313 #define SPD_EEPROM_ADDRESS2 0x54
314 #define SPD_EEPROM_ADDRESS3 0x56
315 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
316 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
321 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
322 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
324 CSPR_PORT_SIZE_16 | \
327 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
328 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
329 CSPR_PORT_SIZE_16 | \
332 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
333 /* NOR Flash Timing Params */
334 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
336 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
337 FTIM0_NOR_TEADC(0x5) | \
338 FTIM0_NOR_TEAHC(0x5))
339 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
340 FTIM1_NOR_TRAD_NOR(0x1A) |\
341 FTIM1_NOR_TSEQRAD_NOR(0x13))
342 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
343 FTIM2_NOR_TCH(0x4) | \
344 FTIM2_NOR_TWPH(0x0E) | \
346 #define CONFIG_SYS_NOR_FTIM3 0x0
348 #define CONFIG_SYS_FLASH_QUIET_TEST
349 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
351 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
352 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
353 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
354 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
356 #define CONFIG_SYS_FLASH_EMPTY_INFO
357 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
358 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
360 /* NAND Flash on IFC */
361 #define CONFIG_NAND_FSL_IFC
362 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
363 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
364 #define CONFIG_SYS_NAND_BASE 0xff800000
365 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
367 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
368 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
369 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
370 | CSPR_MSEL_NAND /* MSEL = NAND */ \
372 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
374 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
375 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
376 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
377 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
378 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
379 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
380 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
382 #define CONFIG_SYS_NAND_ONFI_DETECTION
384 /* ONFI NAND Flash mode0 Timing Params */
385 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
386 FTIM0_NAND_TWP(0x18) | \
387 FTIM0_NAND_TWCHT(0x07) | \
388 FTIM0_NAND_TWH(0x0a))
389 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
390 FTIM1_NAND_TWBE(0x39) | \
391 FTIM1_NAND_TRR(0x0e) | \
392 FTIM1_NAND_TRP(0x18))
393 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
394 FTIM2_NAND_TREH(0x0a) | \
395 FTIM2_NAND_TWHRE(0x1e))
396 #define CONFIG_SYS_NAND_FTIM3 0x0
398 #define CONFIG_SYS_NAND_DDR_LAW 11
399 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
400 #define CONFIG_SYS_MAX_NAND_DEVICE 1
402 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
404 #if defined(CONFIG_NAND)
405 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
406 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
407 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
408 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
409 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
410 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
411 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
412 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
413 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
414 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
415 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
416 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
417 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
418 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
419 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
420 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
422 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
423 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
424 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
425 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
426 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
427 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
428 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
429 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
430 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
431 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
432 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
433 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
434 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
435 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
436 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
437 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
439 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
440 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
441 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
442 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
443 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
444 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
445 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
446 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
449 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
450 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
451 #define CONFIG_SYS_CSPR3_EXT (0xf)
452 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
457 #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
458 #define CONFIG_SYS_CSOR3 0x0
460 /* CPLD Timing parameters for IFC CS3 */
461 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
462 FTIM0_GPCM_TEADC(0x0e) | \
463 FTIM0_GPCM_TEAHC(0x0e))
464 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
465 FTIM1_GPCM_TRAD(0x1f))
466 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
467 FTIM2_GPCM_TCH(0x8) | \
468 FTIM2_GPCM_TWP(0x1f))
469 #define CONFIG_SYS_CS3_FTIM3 0x0
471 #if defined(CONFIG_RAMBOOT_PBL)
472 #define CONFIG_SYS_RAMBOOT
476 #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
477 #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
478 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
479 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
481 #define I2C_MUX_CH_DEFAULT 0x8
482 #define I2C_MUX_CH_VOL_MONITOR 0xa
483 #define I2C_MUX_CH_VSC3316_FS 0xc
484 #define I2C_MUX_CH_VSC3316_BS 0xd
486 /* Voltage monitor on channel 2*/
487 #define I2C_VOL_MONITOR_ADDR 0x40
488 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
489 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
490 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
492 #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
493 #ifndef CONFIG_SPL_BUILD
496 #define CONFIG_VOL_MONITOR_IR36021_SET
497 #define CONFIG_VOL_MONITOR_IR36021_READ
498 /* The lowest and highest voltage allowed for T4240RDB */
499 #define VDD_MV_MIN 819
500 #define VDD_MV_MAX 1212
503 * eSPI - Enhanced SPI
507 #ifndef CONFIG_NOBQFMAN
508 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
509 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
510 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
511 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
512 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
513 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
514 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
515 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
516 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
517 CONFIG_SYS_BMAN_CENA_SIZE)
518 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
519 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
520 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
521 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
522 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
523 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
524 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
525 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
526 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
527 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
528 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
529 CONFIG_SYS_QMAN_CENA_SIZE)
530 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
531 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
533 #define CONFIG_SYS_DPAA_FMAN
534 #define CONFIG_SYS_DPAA_PME
535 #define CONFIG_SYS_PMAN
536 #define CONFIG_SYS_DPAA_DCE
537 #define CONFIG_SYS_DPAA_RMAN
538 #define CONFIG_SYS_INTERLAKEN
540 /* Default address of microcode for the Linux Fman driver */
541 #if defined(CONFIG_SPIFLASH)
543 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
544 * env, so we got 0x110000.
546 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
547 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
548 #elif defined(CONFIG_SDCARD)
550 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
551 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
552 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
554 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
555 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
556 #elif defined(CONFIG_NAND)
557 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
558 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
560 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
561 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
563 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
564 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
565 #endif /* CONFIG_NOBQFMAN */
567 #ifdef CONFIG_SYS_DPAA_FMAN
568 #define CONFIG_FMAN_ENET
569 #define CONFIG_PHYLIB_10G
570 #define CONFIG_PHY_VITESSE
571 #define CONFIG_PHY_CORTINA
572 #define CONFIG_SYS_CORTINA_FW_IN_NOR
573 #define CONFIG_CORTINA_FW_ADDR 0xefe00000
574 #define CONFIG_CORTINA_FW_LENGTH 0x40000
575 #define CONFIG_PHY_TERANETICS
576 #define SGMII_PHY_ADDR1 0x0
577 #define SGMII_PHY_ADDR2 0x1
578 #define SGMII_PHY_ADDR3 0x2
579 #define SGMII_PHY_ADDR4 0x3
580 #define SGMII_PHY_ADDR5 0x4
581 #define SGMII_PHY_ADDR6 0x5
582 #define SGMII_PHY_ADDR7 0x6
583 #define SGMII_PHY_ADDR8 0x7
584 #define FM1_10GEC1_PHY_ADDR 0x10
585 #define FM1_10GEC2_PHY_ADDR 0x11
586 #define FM2_10GEC1_PHY_ADDR 0x12
587 #define FM2_10GEC2_PHY_ADDR 0x13
588 #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
589 #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
590 #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
591 #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
595 #ifdef CONFIG_FSL_SATA_V2
596 #define CONFIG_SYS_SATA_MAX_DEVICE 2
598 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
599 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
601 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
602 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
607 #ifdef CONFIG_FMAN_ENET
608 #define CONFIG_ETHPRIME "FM1@DTSEC1"
614 #define CONFIG_USB_EHCI_FSL
615 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
616 #define CONFIG_HAS_FSL_DR_USB
619 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
620 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
621 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
625 #define __USB_PHY_TYPE utmi
628 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
629 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
630 * interleaving. It can be cacheline, page, bank, superbank.
631 * See doc/README.fsl-ddr for details.
633 #ifdef CONFIG_ARCH_T4240
634 #define CTRL_INTLV_PREFERED 3way_4KB
636 #define CTRL_INTLV_PREFERED cacheline
639 #define CONFIG_EXTRA_ENV_SETTINGS \
640 "hwconfig=fsl_ddr:" \
641 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
643 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
645 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
646 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
647 "tftpflash=tftpboot $loadaddr $uboot && " \
648 "protect off $ubootaddr +$filesize && " \
649 "erase $ubootaddr +$filesize && " \
650 "cp.b $loadaddr $ubootaddr $filesize && " \
651 "protect on $ubootaddr +$filesize && " \
652 "cmp.b $loadaddr $ubootaddr $filesize\0" \
653 "consoledev=ttyS0\0" \
654 "ramdiskaddr=2000000\0" \
655 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
656 "fdtaddr=1e00000\0" \
657 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
660 #define CONFIG_HVBOOT \
661 "setenv bootargs config-addr=0x60000000; " \
662 "bootm 0x01000000 - 0x00f00000"
664 #define CONFIG_LINUX \
665 "setenv bootargs root=/dev/ram rw " \
666 "console=$consoledev,$baudrate $othbootargs;" \
667 "setenv ramdiskaddr 0x02000000;" \
668 "setenv fdtaddr 0x00c00000;" \
669 "setenv loadaddr 0x1000000;" \
670 "bootm $loadaddr $ramdiskaddr $fdtaddr"
672 #define CONFIG_HDBOOT \
673 "setenv bootargs root=/dev/$bdev rw " \
674 "console=$consoledev,$baudrate $othbootargs;" \
675 "tftp $loadaddr $bootfile;" \
676 "tftp $fdtaddr $fdtfile;" \
677 "bootm $loadaddr - $fdtaddr"
679 #define CONFIG_NFSBOOTCOMMAND \
680 "setenv bootargs root=/dev/nfs rw " \
681 "nfsroot=$serverip:$rootpath " \
682 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr - $fdtaddr"
688 #define CONFIG_RAMBOOTCOMMAND \
689 "setenv bootargs root=/dev/ram rw " \
690 "console=$consoledev,$baudrate $othbootargs;" \
691 "tftp $ramdiskaddr $ramdiskfile;" \
692 "tftp $loadaddr $bootfile;" \
693 "tftp $fdtaddr $fdtfile;" \
694 "bootm $loadaddr $ramdiskaddr $fdtaddr"
696 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
698 #include <asm/fsl_secure_boot.h>
700 #endif /* __CONFIG_H */