2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * T4240 RDB board configuration file
13 #define CONFIG_FSL_SATA_V2
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
21 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
22 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
24 #define CONFIG_SPL_FLUSH_IMAGE
25 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
26 #define CONFIG_SYS_TEXT_BASE 0x00201000
27 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28 #define CONFIG_SPL_PAD_TO 0x40000
29 #define CONFIG_SPL_MAX_SIZE 0x28000
30 #define RESET_VECTOR_OFFSET 0x27FFC
31 #define BOOT_PAGE_OFFSET 0x27000
34 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
35 #define CONFIG_SPL_MMC_MINIMAL
36 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
37 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
38 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
39 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
40 #ifndef CONFIG_SPL_BUILD
41 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
43 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
44 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
45 #define CONFIG_SPL_MMC_BOOT
48 #ifdef CONFIG_SPL_BUILD
49 #define CONFIG_SPL_SKIP_RELOCATE
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
55 #endif /* CONFIG_RAMBOOT_PBL */
57 #define CONFIG_DDR_ECC
59 /* High Level Configuration Options */
60 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
61 #define CONFIG_MP /* support multiple processors */
63 #ifndef CONFIG_SYS_TEXT_BASE
64 #define CONFIG_SYS_TEXT_BASE 0xeff40000
67 #ifndef CONFIG_RESET_VECTOR_ADDRESS
68 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
71 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
72 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
73 #define CONFIG_PCIE1 /* PCIE controller 1 */
74 #define CONFIG_PCIE2 /* PCIE controller 2 */
75 #define CONFIG_PCIE3 /* PCIE controller 3 */
76 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
77 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
79 #define CONFIG_ENV_OVERWRITE
82 * These can be toggled for performance analysis, otherwise use default.
84 #define CONFIG_SYS_CACHE_STASHING
85 #define CONFIG_BTB /* toggle branch predition */
87 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
88 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
91 #define CONFIG_ENABLE_36BIT_PHYS
93 #define CONFIG_ADDR_MAP
94 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
96 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
97 #define CONFIG_SYS_MEMTEST_END 0x00400000
98 #define CONFIG_SYS_ALT_MEMTEST
99 #define CONFIG_PANIC_HANG /* do not reset board on panic */
102 * Config the L3 Cache as L3 SRAM
104 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
105 #define CONFIG_SYS_L3_SIZE (512 << 10)
106 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
107 #ifdef CONFIG_RAMBOOT_PBL
108 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
110 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
111 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
112 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
113 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
115 #define CONFIG_SYS_DCSRBAR 0xf0000000
116 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
121 #define CONFIG_VERY_BIG_RAM
122 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
123 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
125 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
126 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
127 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
129 #define CONFIG_DDR_SPD
134 #define CONFIG_SYS_FLASH_BASE 0xe0000000
135 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
137 #ifdef CONFIG_SPL_BUILD
138 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
140 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
143 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
144 #define CONFIG_MISC_INIT_R
146 #define CONFIG_HWCONFIG
148 /* define to use L1 as initial stack */
149 #define CONFIG_L1_INIT_RAM
150 #define CONFIG_SYS_INIT_RAM_LOCK
151 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
152 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
153 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
154 /* The assembler doesn't like typecast */
155 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
156 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
157 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
158 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
160 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
161 GENERATED_GBL_DATA_SIZE)
162 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
164 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
165 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
167 /* Serial Port - controlled on board with jumper J8
171 #define CONFIG_CONS_INDEX 1
172 #define CONFIG_SYS_NS16550_SERIAL
173 #define CONFIG_SYS_NS16550_REG_SIZE 1
174 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
176 #define CONFIG_SYS_BAUDRATE_TABLE \
177 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
179 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
180 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
181 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
182 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
185 #define CONFIG_SYS_I2C
186 #define CONFIG_SYS_I2C_FSL
187 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
188 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
189 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
190 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
194 * Memory space is mapped 1-1, but I/O space must start from 0.
197 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
198 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
199 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
200 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
201 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
202 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
203 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
204 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
205 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
207 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
208 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
209 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
210 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
211 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
212 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
213 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
214 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
215 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
217 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
218 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
219 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
220 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
221 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
222 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
223 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
224 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
225 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
227 /* controller 4, Base address 203000 */
228 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
229 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
230 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
231 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
232 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
233 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
236 #define CONFIG_PCI_INDIRECT_BRIDGE
238 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
239 #endif /* CONFIG_PCI */
242 #ifdef CONFIG_FSL_SATA_V2
243 #define CONFIG_LIBATA
244 #define CONFIG_FSL_SATA
246 #define CONFIG_SYS_SATA_MAX_DEVICE 2
248 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
249 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
251 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
252 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
257 #ifdef CONFIG_FMAN_ENET
258 #define CONFIG_MII /* MII PHY management */
259 #define CONFIG_ETHPRIME "FM1@DTSEC1"
265 #define CONFIG_LOADS_ECHO /* echo on for serial download */
266 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
269 * Command line configuration.
273 * Miscellaneous configurable options
275 #define CONFIG_SYS_LONGHELP /* undef to save memory */
276 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
277 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
278 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
279 #ifdef CONFIG_CMD_KGDB
280 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
282 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
284 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
285 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
286 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
289 * For booting Linux, the board info and command line data
290 * have to be in the first 64 MB of memory, since this is
291 * the maximum mapped by the Linux kernel during initialization.
293 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
294 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
296 #ifdef CONFIG_CMD_KGDB
297 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
301 * Environment Configuration
303 #define CONFIG_ROOTPATH "/opt/nfsroot"
304 #define CONFIG_BOOTFILE "uImage"
305 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
307 /* default location for tftp and bootm */
308 #define CONFIG_LOADADDR 1000000
310 #define CONFIG_HVBOOT \
311 "setenv bootargs config-addr=0x60000000; " \
312 "bootm 0x01000000 - 0x00f00000"
314 #ifndef CONFIG_MTD_NOR_FLASH
316 #define CONFIG_FLASH_CFI_DRIVER
317 #define CONFIG_SYS_FLASH_CFI
318 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
321 #if defined(CONFIG_SPIFLASH)
322 #define CONFIG_SYS_EXTRA_ENV_RELOC
323 #define CONFIG_ENV_SPI_BUS 0
324 #define CONFIG_ENV_SPI_CS 0
325 #define CONFIG_ENV_SPI_MAX_HZ 10000000
326 #define CONFIG_ENV_SPI_MODE 0
327 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
328 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
329 #define CONFIG_ENV_SECT_SIZE 0x10000
330 #elif defined(CONFIG_SDCARD)
331 #define CONFIG_SYS_EXTRA_ENV_RELOC
332 #define CONFIG_SYS_MMC_ENV_DEV 0
333 #define CONFIG_ENV_SIZE 0x2000
334 #define CONFIG_ENV_OFFSET (512 * 0x800)
335 #elif defined(CONFIG_NAND)
336 #define CONFIG_SYS_EXTRA_ENV_RELOC
337 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
338 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
339 #elif defined(CONFIG_ENV_IS_NOWHERE)
340 #define CONFIG_ENV_SIZE 0x2000
342 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
343 #define CONFIG_ENV_SIZE 0x2000
344 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
347 #define CONFIG_SYS_CLK_FREQ 66666666
348 #define CONFIG_DDR_CLK_FREQ 133333333
351 unsigned long get_board_sys_clk(void);
352 unsigned long get_board_ddr_clk(void);
358 #define CONFIG_SYS_SPD_BUS_NUM 0
359 #define SPD_EEPROM_ADDRESS1 0x52
360 #define SPD_EEPROM_ADDRESS2 0x54
361 #define SPD_EEPROM_ADDRESS3 0x56
362 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
363 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
368 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
369 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
371 CSPR_PORT_SIZE_16 | \
374 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
375 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
376 CSPR_PORT_SIZE_16 | \
379 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
380 /* NOR Flash Timing Params */
381 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
383 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
384 FTIM0_NOR_TEADC(0x5) | \
385 FTIM0_NOR_TEAHC(0x5))
386 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
387 FTIM1_NOR_TRAD_NOR(0x1A) |\
388 FTIM1_NOR_TSEQRAD_NOR(0x13))
389 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
390 FTIM2_NOR_TCH(0x4) | \
391 FTIM2_NOR_TWPH(0x0E) | \
393 #define CONFIG_SYS_NOR_FTIM3 0x0
395 #define CONFIG_SYS_FLASH_QUIET_TEST
396 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
398 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
399 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
400 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
401 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
403 #define CONFIG_SYS_FLASH_EMPTY_INFO
404 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
405 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
407 /* NAND Flash on IFC */
408 #define CONFIG_NAND_FSL_IFC
409 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
410 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
411 #define CONFIG_SYS_NAND_BASE 0xff800000
412 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
414 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
415 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
416 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
417 | CSPR_MSEL_NAND /* MSEL = NAND */ \
419 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
421 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
422 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
423 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
424 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
425 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
426 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
427 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
429 #define CONFIG_SYS_NAND_ONFI_DETECTION
431 /* ONFI NAND Flash mode0 Timing Params */
432 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
433 FTIM0_NAND_TWP(0x18) | \
434 FTIM0_NAND_TWCHT(0x07) | \
435 FTIM0_NAND_TWH(0x0a))
436 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
437 FTIM1_NAND_TWBE(0x39) | \
438 FTIM1_NAND_TRR(0x0e) | \
439 FTIM1_NAND_TRP(0x18))
440 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
441 FTIM2_NAND_TREH(0x0a) | \
442 FTIM2_NAND_TWHRE(0x1e))
443 #define CONFIG_SYS_NAND_FTIM3 0x0
445 #define CONFIG_SYS_NAND_DDR_LAW 11
446 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
447 #define CONFIG_SYS_MAX_NAND_DEVICE 1
449 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
451 #if defined(CONFIG_NAND)
452 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
453 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
454 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
455 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
456 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
457 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
458 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
459 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
460 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
461 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
462 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
463 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
464 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
465 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
466 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
467 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
469 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
470 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
471 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
472 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
473 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
474 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
475 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
476 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
477 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
478 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
479 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
480 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
481 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
482 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
483 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
484 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
486 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
487 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
488 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
489 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
490 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
491 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
492 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
493 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
496 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
497 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
498 #define CONFIG_SYS_CSPR3_EXT (0xf)
499 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
504 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
505 #define CONFIG_SYS_CSOR3 0x0
507 /* CPLD Timing parameters for IFC CS3 */
508 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
509 FTIM0_GPCM_TEADC(0x0e) | \
510 FTIM0_GPCM_TEAHC(0x0e))
511 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
512 FTIM1_GPCM_TRAD(0x1f))
513 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
514 FTIM2_GPCM_TCH(0x8) | \
515 FTIM2_GPCM_TWP(0x1f))
516 #define CONFIG_SYS_CS3_FTIM3 0x0
518 #if defined(CONFIG_RAMBOOT_PBL)
519 #define CONFIG_SYS_RAMBOOT
523 #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
524 #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
525 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
526 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
528 #define I2C_MUX_CH_DEFAULT 0x8
529 #define I2C_MUX_CH_VOL_MONITOR 0xa
530 #define I2C_MUX_CH_VSC3316_FS 0xc
531 #define I2C_MUX_CH_VSC3316_BS 0xd
533 /* Voltage monitor on channel 2*/
534 #define I2C_VOL_MONITOR_ADDR 0x40
535 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
536 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
537 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
539 #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
540 #ifndef CONFIG_SPL_BUILD
543 #define CONFIG_VOL_MONITOR_IR36021_SET
544 #define CONFIG_VOL_MONITOR_IR36021_READ
545 /* The lowest and highest voltage allowed for T4240RDB */
546 #define VDD_MV_MIN 819
547 #define VDD_MV_MAX 1212
550 * eSPI - Enhanced SPI
552 #define CONFIG_SF_DEFAULT_SPEED 10000000
553 #define CONFIG_SF_DEFAULT_MODE 0
556 #ifndef CONFIG_NOBQFMAN
557 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
558 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
559 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
560 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
561 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
562 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
563 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
564 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
565 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
566 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
567 CONFIG_SYS_BMAN_CENA_SIZE)
568 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
569 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
570 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
571 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
572 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
573 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
574 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
575 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
576 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
577 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
578 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
579 CONFIG_SYS_QMAN_CENA_SIZE)
580 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
581 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
583 #define CONFIG_SYS_DPAA_FMAN
584 #define CONFIG_SYS_DPAA_PME
585 #define CONFIG_SYS_PMAN
586 #define CONFIG_SYS_DPAA_DCE
587 #define CONFIG_SYS_DPAA_RMAN
588 #define CONFIG_SYS_INTERLAKEN
590 /* Default address of microcode for the Linux Fman driver */
591 #if defined(CONFIG_SPIFLASH)
593 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
594 * env, so we got 0x110000.
596 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
597 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
598 #elif defined(CONFIG_SDCARD)
600 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
601 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
602 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
604 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
605 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
606 #elif defined(CONFIG_NAND)
607 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
608 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
610 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
611 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
613 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
614 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
615 #endif /* CONFIG_NOBQFMAN */
617 #ifdef CONFIG_SYS_DPAA_FMAN
618 #define CONFIG_FMAN_ENET
619 #define CONFIG_PHYLIB_10G
620 #define CONFIG_PHY_VITESSE
621 #define CONFIG_PHY_CORTINA
622 #define CONFIG_SYS_CORTINA_FW_IN_NOR
623 #define CONFIG_CORTINA_FW_ADDR 0xefe00000
624 #define CONFIG_CORTINA_FW_LENGTH 0x40000
625 #define CONFIG_PHY_TERANETICS
626 #define SGMII_PHY_ADDR1 0x0
627 #define SGMII_PHY_ADDR2 0x1
628 #define SGMII_PHY_ADDR3 0x2
629 #define SGMII_PHY_ADDR4 0x3
630 #define SGMII_PHY_ADDR5 0x4
631 #define SGMII_PHY_ADDR6 0x5
632 #define SGMII_PHY_ADDR7 0x6
633 #define SGMII_PHY_ADDR8 0x7
634 #define FM1_10GEC1_PHY_ADDR 0x10
635 #define FM1_10GEC2_PHY_ADDR 0x11
636 #define FM2_10GEC1_PHY_ADDR 0x12
637 #define FM2_10GEC2_PHY_ADDR 0x13
638 #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
639 #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
640 #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
641 #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
645 #ifdef CONFIG_FSL_SATA_V2
646 #define CONFIG_LIBATA
647 #define CONFIG_FSL_SATA
649 #define CONFIG_SYS_SATA_MAX_DEVICE 2
651 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
652 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
654 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
655 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
660 #ifdef CONFIG_FMAN_ENET
661 #define CONFIG_MII /* MII PHY management */
662 #define CONFIG_ETHPRIME "FM1@DTSEC1"
668 #define CONFIG_USB_EHCI_FSL
669 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
670 #define CONFIG_HAS_FSL_DR_USB
673 #define CONFIG_FSL_ESDHC
674 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
675 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
676 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
680 #define __USB_PHY_TYPE utmi
683 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
684 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
685 * interleaving. It can be cacheline, page, bank, superbank.
686 * See doc/README.fsl-ddr for details.
688 #ifdef CONFIG_ARCH_T4240
689 #define CTRL_INTLV_PREFERED 3way_4KB
691 #define CTRL_INTLV_PREFERED cacheline
694 #define CONFIG_EXTRA_ENV_SETTINGS \
695 "hwconfig=fsl_ddr:" \
696 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
698 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
700 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
701 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
702 "tftpflash=tftpboot $loadaddr $uboot && " \
703 "protect off $ubootaddr +$filesize && " \
704 "erase $ubootaddr +$filesize && " \
705 "cp.b $loadaddr $ubootaddr $filesize && " \
706 "protect on $ubootaddr +$filesize && " \
707 "cmp.b $loadaddr $ubootaddr $filesize\0" \
708 "consoledev=ttyS0\0" \
709 "ramdiskaddr=2000000\0" \
710 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
711 "fdtaddr=1e00000\0" \
712 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
715 #define CONFIG_HVBOOT \
716 "setenv bootargs config-addr=0x60000000; " \
717 "bootm 0x01000000 - 0x00f00000"
719 #define CONFIG_LINUX \
720 "setenv bootargs root=/dev/ram rw " \
721 "console=$consoledev,$baudrate $othbootargs;" \
722 "setenv ramdiskaddr 0x02000000;" \
723 "setenv fdtaddr 0x00c00000;" \
724 "setenv loadaddr 0x1000000;" \
725 "bootm $loadaddr $ramdiskaddr $fdtaddr"
727 #define CONFIG_HDBOOT \
728 "setenv bootargs root=/dev/$bdev rw " \
729 "console=$consoledev,$baudrate $othbootargs;" \
730 "tftp $loadaddr $bootfile;" \
731 "tftp $fdtaddr $fdtfile;" \
732 "bootm $loadaddr - $fdtaddr"
734 #define CONFIG_NFSBOOTCOMMAND \
735 "setenv bootargs root=/dev/nfs rw " \
736 "nfsroot=$serverip:$rootpath " \
737 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
738 "console=$consoledev,$baudrate $othbootargs;" \
739 "tftp $loadaddr $bootfile;" \
740 "tftp $fdtaddr $fdtfile;" \
741 "bootm $loadaddr - $fdtaddr"
743 #define CONFIG_RAMBOOTCOMMAND \
744 "setenv bootargs root=/dev/ram rw " \
745 "console=$consoledev,$baudrate $othbootargs;" \
746 "tftp $ramdiskaddr $ramdiskfile;" \
747 "tftp $loadaddr $bootfile;" \
748 "tftp $fdtaddr $fdtfile;" \
749 "bootm $loadaddr $ramdiskaddr $fdtaddr"
751 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
753 #include <asm/fsl_secure_boot.h>
755 #endif /* __CONFIG_H */