ata: fsl_sata: Remove legacy non-BLK code
[platform/kernel/u-boot.git] / include / configs / T4240RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #define CONFIG_FSL_SATA_V2
16 #define CONFIG_PCIE4
17
18 #define CONFIG_ICS307_REFCLK_HZ         25000000  /* ICS307 ref clk freq */
19
20 #ifdef CONFIG_RAMBOOT_PBL
21 #ifndef CONFIG_SDCARD
22 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
24 #else
25 #define RESET_VECTOR_OFFSET             0x27FFC
26 #define BOOT_PAGE_OFFSET                0x27000
27
28 #ifdef  CONFIG_SDCARD
29 #define CONFIG_RESET_VECTOR_ADDRESS     0x200FFC
30 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
31 #define CONFIG_SYS_MMC_U_BOOT_DST       0x00200000
32 #define CONFIG_SYS_MMC_U_BOOT_START     0x00200000
33 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
34 #ifndef CONFIG_SPL_BUILD
35 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
36 #endif
37 #endif
38
39 #endif
40 #endif /* CONFIG_RAMBOOT_PBL */
41
42 /* High Level Configuration Options */
43 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
44
45 #ifndef CONFIG_RESET_VECTOR_ADDRESS
46 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
47 #endif
48
49 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
50 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
51 #define CONFIG_PCIE1                    /* PCIE controller 1 */
52 #define CONFIG_PCIE2                    /* PCIE controller 2 */
53 #define CONFIG_PCIE3                    /* PCIE controller 3 */
54
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_SYS_CACHE_STASHING
59 #ifdef CONFIG_DDR_ECC
60 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
61 #endif
62
63 #define CONFIG_ENABLE_36BIT_PHYS
64
65 /*
66  *  Config the L3 Cache as L3 SRAM
67  */
68 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
69 #define CONFIG_SYS_L3_SIZE              (512 << 10)
70 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
71
72 #define CONFIG_SYS_DCSRBAR              0xf0000000
73 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
74
75 /*
76  * DDR Setup
77  */
78 #define CONFIG_VERY_BIG_RAM
79 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
80 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
81
82 /*
83  * IFC Definitions
84  */
85 #define CONFIG_SYS_FLASH_BASE   0xe0000000
86 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
87
88 #define CONFIG_HWCONFIG
89
90 /* define to use L1 as initial stack */
91 #define CONFIG_L1_INIT_RAM
92 #define CONFIG_SYS_INIT_RAM_LOCK
93 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
94 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
95 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
96 /* The assembler doesn't like typecast */
97 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
98         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
99           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
100 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
101
102 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
103
104 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
105
106 /* Serial Port - controlled on board with jumper J8
107  * open - index 2
108  * shorted - index 1
109  */
110 #define CONFIG_SYS_NS16550_SERIAL
111 #define CONFIG_SYS_NS16550_REG_SIZE     1
112 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
113
114 #define CONFIG_SYS_BAUDRATE_TABLE       \
115         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
116
117 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
118 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
119 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
120 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
121
122 /* I2C */
123
124 /*
125  * General PCI
126  * Memory space is mapped 1-1, but I/O space must start from 0.
127  */
128
129 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
130 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
131 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
132 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
133 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
134
135 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
136 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
137 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
138 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
139 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
140
141 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
142 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
143 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
144 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
145 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
146
147 /* controller 4, Base address 203000 */
148 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
149 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
150 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
151
152 #ifdef CONFIG_PCI
153 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
154 #endif  /* CONFIG_PCI */
155
156 /* SATA */
157 #ifdef CONFIG_FSL_SATA_V2
158 #define CONFIG_LBA48
159 #endif
160
161 /*
162  * Environment
163  */
164 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
165 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
166
167 /*
168  * Miscellaneous configurable options
169  */
170
171 /*
172  * For booting Linux, the board info and command line data
173  * have to be in the first 64 MB of memory, since this is
174  * the maximum mapped by the Linux kernel during initialization.
175  */
176 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
177 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
178
179 /*
180  * Environment Configuration
181  */
182 #define CONFIG_ROOTPATH         "/opt/nfsroot"
183 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
184
185 #define HVBOOT                                  \
186         "setenv bootargs config-addr=0x60000000; "      \
187         "bootm 0x01000000 - 0x00f00000"
188
189 /*
190  * DDR Setup
191  */
192 #define CONFIG_SYS_SPD_BUS_NUM  0
193 #define SPD_EEPROM_ADDRESS1     0x52
194 #define SPD_EEPROM_ADDRESS2     0x54
195 #define SPD_EEPROM_ADDRESS3     0x56
196 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
197 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
198
199 /*
200  * IFC Definitions
201  */
202 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
203 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
204                                 + 0x8000000) | \
205                                 CSPR_PORT_SIZE_16 | \
206                                 CSPR_MSEL_NOR | \
207                                 CSPR_V)
208 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
209 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
210                                 CSPR_PORT_SIZE_16 | \
211                                 CSPR_MSEL_NOR | \
212                                 CSPR_V)
213 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
214 /* NOR Flash Timing Params */
215 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
216
217 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
218                                 FTIM0_NOR_TEADC(0x5) | \
219                                 FTIM0_NOR_TEAHC(0x5))
220 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
221                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
222                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
223 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
224                                 FTIM2_NOR_TCH(0x4) | \
225                                 FTIM2_NOR_TWPH(0x0E) | \
226                                 FTIM2_NOR_TWP(0x1c))
227 #define CONFIG_SYS_NOR_FTIM3    0x0
228
229 #define CONFIG_SYS_FLASH_QUIET_TEST
230 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
231
232 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
233 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
234 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
235
236 #define CONFIG_SYS_FLASH_EMPTY_INFO
237 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
238                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
239
240 /* NAND Flash on IFC */
241 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
242 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
243 #define CONFIG_SYS_NAND_BASE            0xff800000
244 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
245
246 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
247 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
248                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
249                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
250                                 | CSPR_V)
251 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
252
253 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
254                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
255                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
256                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
257                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
258                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
259                                 | CSOR_NAND_PB(128))    /*Page Per Block = 128*/
260
261 /* ONFI NAND Flash mode0 Timing Params */
262 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
263                                         FTIM0_NAND_TWP(0x18)   | \
264                                         FTIM0_NAND_TWCHT(0x07) | \
265                                         FTIM0_NAND_TWH(0x0a))
266 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
267                                         FTIM1_NAND_TWBE(0x39)  | \
268                                         FTIM1_NAND_TRR(0x0e)   | \
269                                         FTIM1_NAND_TRP(0x18))
270 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
271                                         FTIM2_NAND_TREH(0x0a) | \
272                                         FTIM2_NAND_TWHRE(0x1e))
273 #define CONFIG_SYS_NAND_FTIM3           0x0
274
275 #define CONFIG_SYS_NAND_DDR_LAW         11
276 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
277 #define CONFIG_SYS_MAX_NAND_DEVICE      1
278
279 #if defined(CONFIG_MTD_RAW_NAND)
280 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
281 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
282 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
283 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
284 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
285 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
286 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
287 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
288 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
289 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
290 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
291 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
292 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
293 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
294 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
295 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
296 #else
297 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
298 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
299 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
300 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
301 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
302 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
303 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
304 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
305 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
306 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
307 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
308 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
309 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
310 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
311 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
312 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
313 #endif
314 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
315 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
316 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
317 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
318 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
319 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
320 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
321 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
322
323 /* CPLD on IFC */
324 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
325 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
326 #define CONFIG_SYS_CSPR3_EXT    (0xf)
327 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
328                                 | CSPR_PORT_SIZE_8 \
329                                 | CSPR_MSEL_GPCM \
330                                 | CSPR_V)
331
332 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
333 #define CONFIG_SYS_CSOR3        0x0
334
335 /* CPLD Timing parameters for IFC CS3 */
336 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
337                                         FTIM0_GPCM_TEADC(0x0e) | \
338                                         FTIM0_GPCM_TEAHC(0x0e))
339 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
340                                         FTIM1_GPCM_TRAD(0x1f))
341 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
342                                         FTIM2_GPCM_TCH(0x8) | \
343                                         FTIM2_GPCM_TWP(0x1f))
344 #define CONFIG_SYS_CS3_FTIM3            0x0
345
346 #if defined(CONFIG_RAMBOOT_PBL)
347 #define CONFIG_SYS_RAMBOOT
348 #endif
349
350 /* I2C */
351 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* I2C bus multiplexer,primary */
352 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* I2C bus multiplexer,secondary */
353
354 #define I2C_MUX_CH_DEFAULT      0x8
355 #define I2C_MUX_CH_VOL_MONITOR  0xa
356 #define I2C_MUX_CH_VSC3316_FS   0xc
357 #define I2C_MUX_CH_VSC3316_BS   0xd
358
359 /* Voltage monitor on channel 2*/
360 #define I2C_VOL_MONITOR_ADDR            0x40
361 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
362 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
363 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
364
365 /* The lowest and highest voltage allowed for T4240RDB */
366 #define VDD_MV_MIN                      819
367 #define VDD_MV_MAX                      1212
368
369 /*
370  * eSPI - Enhanced SPI
371  */
372
373 /* Qman/Bman */
374 #ifndef CONFIG_NOBQFMAN
375 #define CONFIG_SYS_BMAN_NUM_PORTALS     50
376 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
377 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
378 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
379 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
380 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
381 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
382 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
383 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
384                                         CONFIG_SYS_BMAN_CENA_SIZE)
385 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
386 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
387 #define CONFIG_SYS_QMAN_NUM_PORTALS     50
388 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
389 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
390 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
391 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
392 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
393 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
394 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
395 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
396                                         CONFIG_SYS_QMAN_CENA_SIZE)
397 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
398 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
399
400 #define CONFIG_SYS_DPAA_FMAN
401 #define CONFIG_SYS_DPAA_PME
402 #define CONFIG_SYS_PMAN
403 #define CONFIG_SYS_DPAA_DCE
404 #define CONFIG_SYS_DPAA_RMAN
405 #define CONFIG_SYS_INTERLAKEN
406
407 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
408 #endif /* CONFIG_NOBQFMAN */
409
410 #ifdef CONFIG_SYS_DPAA_FMAN
411 #define SGMII_PHY_ADDR1 0x0
412 #define SGMII_PHY_ADDR2 0x1
413 #define SGMII_PHY_ADDR3 0x2
414 #define SGMII_PHY_ADDR4 0x3
415 #define SGMII_PHY_ADDR5 0x4
416 #define SGMII_PHY_ADDR6 0x5
417 #define SGMII_PHY_ADDR7 0x6
418 #define SGMII_PHY_ADDR8 0x7
419 #define FM1_10GEC1_PHY_ADDR     0x10
420 #define FM1_10GEC2_PHY_ADDR     0x11
421 #define FM2_10GEC1_PHY_ADDR     0x12
422 #define FM2_10GEC2_PHY_ADDR     0x13
423 #define CORTINA_PHY_ADDR1       FM1_10GEC1_PHY_ADDR
424 #define CORTINA_PHY_ADDR2       FM1_10GEC2_PHY_ADDR
425 #define CORTINA_PHY_ADDR3       FM2_10GEC1_PHY_ADDR
426 #define CORTINA_PHY_ADDR4       FM2_10GEC2_PHY_ADDR
427 #endif
428
429 /* SATA */
430 #ifdef CONFIG_FSL_SATA_V2
431 #define CONFIG_LBA48
432 #endif
433
434 /*
435 * USB
436 */
437
438 #ifdef CONFIG_MMC
439 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
440 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
441 #endif
442
443
444 #define __USB_PHY_TYPE  utmi
445
446 /*
447  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
448  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
449  * interleaving. It can be cacheline, page, bank, superbank.
450  * See doc/README.fsl-ddr for details.
451  */
452 #ifdef CONFIG_ARCH_T4240
453 #define CTRL_INTLV_PREFERED 3way_4KB
454 #else
455 #define CTRL_INTLV_PREFERED cacheline
456 #endif
457
458 #define CONFIG_EXTRA_ENV_SETTINGS                               \
459         "hwconfig=fsl_ddr:"                                     \
460         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
461         "bank_intlv=auto;"                                      \
462         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
463         "netdev=eth0\0"                                         \
464         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
465         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
466         "tftpflash=tftpboot $loadaddr $uboot && "               \
467         "protect off $ubootaddr +$filesize && "                 \
468         "erase $ubootaddr +$filesize && "                       \
469         "cp.b $loadaddr $ubootaddr $filesize && "               \
470         "protect on $ubootaddr +$filesize && "                  \
471         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
472         "consoledev=ttyS0\0"                                    \
473         "ramdiskaddr=2000000\0"                                 \
474         "ramdiskfile=t4240rdb/ramdisk.uboot\0"                  \
475         "fdtaddr=1e00000\0"                                     \
476         "fdtfile=t4240rdb/t4240rdb.dtb\0"                       \
477         "bdev=sda3\0"
478
479 #define HVBOOT                                  \
480         "setenv bootargs config-addr=0x60000000; "      \
481         "bootm 0x01000000 - 0x00f00000"
482
483 #include <asm/fsl_secure_boot.h>
484
485 #endif  /* __CONFIG_H */