1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T4240 RDB board configuration file
13 #include <linux/stringify.h>
15 #define CONFIG_FSL_SATA_V2
18 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
20 #ifdef CONFIG_RAMBOOT_PBL
22 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #define CONFIG_SPL_FLUSH_IMAGE
26 #define CONFIG_SPL_PAD_TO 0x40000
27 #define CONFIG_SPL_MAX_SIZE 0x28000
28 #define RESET_VECTOR_OFFSET 0x27FFC
29 #define BOOT_PAGE_OFFSET 0x27000
32 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
33 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
34 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
35 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
36 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
37 #ifndef CONFIG_SPL_BUILD
38 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
42 #ifdef CONFIG_SPL_BUILD
43 #define CONFIG_SPL_SKIP_RELOCATE
44 #define CONFIG_SPL_COMMON_INIT_DDR
45 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
49 #endif /* CONFIG_RAMBOOT_PBL */
51 /* High Level Configuration Options */
52 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
54 #ifndef CONFIG_RESET_VECTOR_ADDRESS
55 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
59 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
60 #define CONFIG_PCIE1 /* PCIE controller 1 */
61 #define CONFIG_PCIE2 /* PCIE controller 2 */
62 #define CONFIG_PCIE3 /* PCIE controller 3 */
63 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
66 * These can be toggled for performance analysis, otherwise use default.
68 #define CONFIG_SYS_CACHE_STASHING
69 #define CONFIG_BTB /* toggle branch predition */
71 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
74 #define CONFIG_ENABLE_36BIT_PHYS
77 * Config the L3 Cache as L3 SRAM
79 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
80 #define CONFIG_SYS_L3_SIZE (512 << 10)
81 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
82 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
83 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
84 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
85 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
87 #define CONFIG_SYS_DCSRBAR 0xf0000000
88 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
93 #define CONFIG_VERY_BIG_RAM
94 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
95 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
97 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
98 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
103 #define CONFIG_SYS_FLASH_BASE 0xe0000000
104 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
106 #ifdef CONFIG_SPL_BUILD
107 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
109 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
112 #define CONFIG_HWCONFIG
114 /* define to use L1 as initial stack */
115 #define CONFIG_L1_INIT_RAM
116 #define CONFIG_SYS_INIT_RAM_LOCK
117 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
118 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
119 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
120 /* The assembler doesn't like typecast */
121 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
122 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
123 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
124 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
126 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
127 GENERATED_GBL_DATA_SIZE)
128 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
130 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
132 /* Serial Port - controlled on board with jumper J8
136 #define CONFIG_SYS_NS16550_SERIAL
137 #define CONFIG_SYS_NS16550_REG_SIZE 1
138 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
140 #define CONFIG_SYS_BAUDRATE_TABLE \
141 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
143 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
144 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
145 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
146 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
152 * Memory space is mapped 1-1, but I/O space must start from 0.
155 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
156 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
157 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
158 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
159 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
161 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
162 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
163 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
164 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
165 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
167 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
168 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
169 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
170 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
171 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
173 /* controller 4, Base address 203000 */
174 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
175 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
176 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
179 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
180 #endif /* CONFIG_PCI */
183 #ifdef CONFIG_FSL_SATA_V2
184 #define CONFIG_SYS_SATA_MAX_DEVICE 2
186 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
187 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
189 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
190 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
195 #ifdef CONFIG_FMAN_ENET
196 #define CONFIG_ETHPRIME "FM1@DTSEC1"
202 #define CONFIG_LOADS_ECHO /* echo on for serial download */
203 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
206 * Miscellaneous configurable options
210 * For booting Linux, the board info and command line data
211 * have to be in the first 64 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
214 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
215 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
218 * Environment Configuration
220 #define CONFIG_ROOTPATH "/opt/nfsroot"
221 #define CONFIG_BOOTFILE "uImage"
222 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
225 "setenv bootargs config-addr=0x60000000; " \
226 "bootm 0x01000000 - 0x00f00000"
228 #define CONFIG_SYS_CLK_FREQ 66666666
231 unsigned long get_board_sys_clk(void);
237 #define CONFIG_SYS_SPD_BUS_NUM 0
238 #define SPD_EEPROM_ADDRESS1 0x52
239 #define SPD_EEPROM_ADDRESS2 0x54
240 #define SPD_EEPROM_ADDRESS3 0x56
241 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
242 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
247 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
248 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
250 CSPR_PORT_SIZE_16 | \
253 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
254 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
255 CSPR_PORT_SIZE_16 | \
258 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
259 /* NOR Flash Timing Params */
260 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
262 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
263 FTIM0_NOR_TEADC(0x5) | \
264 FTIM0_NOR_TEAHC(0x5))
265 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
266 FTIM1_NOR_TRAD_NOR(0x1A) |\
267 FTIM1_NOR_TSEQRAD_NOR(0x13))
268 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
269 FTIM2_NOR_TCH(0x4) | \
270 FTIM2_NOR_TWPH(0x0E) | \
272 #define CONFIG_SYS_NOR_FTIM3 0x0
274 #define CONFIG_SYS_FLASH_QUIET_TEST
275 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
277 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
278 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
279 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
280 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
282 #define CONFIG_SYS_FLASH_EMPTY_INFO
283 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
284 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286 /* NAND Flash on IFC */
287 #define CONFIG_NAND_FSL_IFC
288 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
289 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
290 #define CONFIG_SYS_NAND_BASE 0xff800000
291 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
293 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
294 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
295 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
296 | CSPR_MSEL_NAND /* MSEL = NAND */ \
298 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
300 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
301 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
302 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
303 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
304 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
305 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
306 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
308 #define CONFIG_SYS_NAND_ONFI_DETECTION
310 /* ONFI NAND Flash mode0 Timing Params */
311 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
312 FTIM0_NAND_TWP(0x18) | \
313 FTIM0_NAND_TWCHT(0x07) | \
314 FTIM0_NAND_TWH(0x0a))
315 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
316 FTIM1_NAND_TWBE(0x39) | \
317 FTIM1_NAND_TRR(0x0e) | \
318 FTIM1_NAND_TRP(0x18))
319 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
320 FTIM2_NAND_TREH(0x0a) | \
321 FTIM2_NAND_TWHRE(0x1e))
322 #define CONFIG_SYS_NAND_FTIM3 0x0
324 #define CONFIG_SYS_NAND_DDR_LAW 11
325 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
326 #define CONFIG_SYS_MAX_NAND_DEVICE 1
328 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
330 #if defined(CONFIG_MTD_RAW_NAND)
331 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
332 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
333 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
334 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
335 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
336 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
337 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
338 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
339 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
340 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
341 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
342 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
343 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
344 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
345 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
346 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
348 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
349 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
350 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
351 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
352 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
353 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
354 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
355 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
356 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
357 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
358 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
359 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
360 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
361 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
362 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
363 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
365 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
366 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
367 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
368 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
369 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
370 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
371 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
372 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
375 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
376 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
377 #define CONFIG_SYS_CSPR3_EXT (0xf)
378 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
383 #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
384 #define CONFIG_SYS_CSOR3 0x0
386 /* CPLD Timing parameters for IFC CS3 */
387 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
388 FTIM0_GPCM_TEADC(0x0e) | \
389 FTIM0_GPCM_TEAHC(0x0e))
390 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
391 FTIM1_GPCM_TRAD(0x1f))
392 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
393 FTIM2_GPCM_TCH(0x8) | \
394 FTIM2_GPCM_TWP(0x1f))
395 #define CONFIG_SYS_CS3_FTIM3 0x0
397 #if defined(CONFIG_RAMBOOT_PBL)
398 #define CONFIG_SYS_RAMBOOT
402 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
403 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
405 #define I2C_MUX_CH_DEFAULT 0x8
406 #define I2C_MUX_CH_VOL_MONITOR 0xa
407 #define I2C_MUX_CH_VSC3316_FS 0xc
408 #define I2C_MUX_CH_VSC3316_BS 0xd
410 /* Voltage monitor on channel 2*/
411 #define I2C_VOL_MONITOR_ADDR 0x40
412 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
413 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
414 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
416 #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
417 #ifndef CONFIG_SPL_BUILD
420 #define CONFIG_VOL_MONITOR_IR36021_SET
421 #define CONFIG_VOL_MONITOR_IR36021_READ
422 /* The lowest and highest voltage allowed for T4240RDB */
423 #define VDD_MV_MIN 819
424 #define VDD_MV_MAX 1212
427 * eSPI - Enhanced SPI
431 #ifndef CONFIG_NOBQFMAN
432 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
433 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
434 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
435 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
436 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
437 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
438 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
439 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
440 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
441 CONFIG_SYS_BMAN_CENA_SIZE)
442 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
443 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
444 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
445 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
446 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
447 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
448 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
449 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
450 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
451 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
452 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
453 CONFIG_SYS_QMAN_CENA_SIZE)
454 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
455 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
457 #define CONFIG_SYS_DPAA_FMAN
458 #define CONFIG_SYS_DPAA_PME
459 #define CONFIG_SYS_PMAN
460 #define CONFIG_SYS_DPAA_DCE
461 #define CONFIG_SYS_DPAA_RMAN
462 #define CONFIG_SYS_INTERLAKEN
464 /* Default address of microcode for the Linux Fman driver */
465 #if defined(CONFIG_SPIFLASH)
467 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
468 * env, so we got 0x110000.
470 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
471 #elif defined(CONFIG_SDCARD)
473 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
474 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
475 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
477 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
478 #elif defined(CONFIG_MTD_RAW_NAND)
479 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
481 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
483 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
484 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
485 #endif /* CONFIG_NOBQFMAN */
487 #ifdef CONFIG_SYS_DPAA_FMAN
488 #define SGMII_PHY_ADDR1 0x0
489 #define SGMII_PHY_ADDR2 0x1
490 #define SGMII_PHY_ADDR3 0x2
491 #define SGMII_PHY_ADDR4 0x3
492 #define SGMII_PHY_ADDR5 0x4
493 #define SGMII_PHY_ADDR6 0x5
494 #define SGMII_PHY_ADDR7 0x6
495 #define SGMII_PHY_ADDR8 0x7
496 #define FM1_10GEC1_PHY_ADDR 0x10
497 #define FM1_10GEC2_PHY_ADDR 0x11
498 #define FM2_10GEC1_PHY_ADDR 0x12
499 #define FM2_10GEC2_PHY_ADDR 0x13
500 #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
501 #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
502 #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
503 #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
507 #ifdef CONFIG_FSL_SATA_V2
508 #define CONFIG_SYS_SATA_MAX_DEVICE 2
510 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
511 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
513 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
514 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
519 #ifdef CONFIG_FMAN_ENET
520 #define CONFIG_ETHPRIME "FM1@DTSEC1"
526 #define CONFIG_USB_EHCI_FSL
527 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
528 #define CONFIG_HAS_FSL_DR_USB
531 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
532 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
536 #define __USB_PHY_TYPE utmi
539 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
540 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
541 * interleaving. It can be cacheline, page, bank, superbank.
542 * See doc/README.fsl-ddr for details.
544 #ifdef CONFIG_ARCH_T4240
545 #define CTRL_INTLV_PREFERED 3way_4KB
547 #define CTRL_INTLV_PREFERED cacheline
550 #define CONFIG_EXTRA_ENV_SETTINGS \
551 "hwconfig=fsl_ddr:" \
552 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
554 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
556 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
557 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
558 "tftpflash=tftpboot $loadaddr $uboot && " \
559 "protect off $ubootaddr +$filesize && " \
560 "erase $ubootaddr +$filesize && " \
561 "cp.b $loadaddr $ubootaddr $filesize && " \
562 "protect on $ubootaddr +$filesize && " \
563 "cmp.b $loadaddr $ubootaddr $filesize\0" \
564 "consoledev=ttyS0\0" \
565 "ramdiskaddr=2000000\0" \
566 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
567 "fdtaddr=1e00000\0" \
568 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
572 "setenv bootargs config-addr=0x60000000; " \
573 "bootm 0x01000000 - 0x00f00000"
575 #define LINUXBOOTCOMMAND \
576 "setenv bootargs root=/dev/ram rw " \
577 "console=$consoledev,$baudrate $othbootargs;" \
578 "setenv ramdiskaddr 0x02000000;" \
579 "setenv fdtaddr 0x00c00000;" \
580 "setenv loadaddr 0x1000000;" \
581 "bootm $loadaddr $ramdiskaddr $fdtaddr"
584 "setenv bootargs root=/dev/$bdev rw " \
585 "console=$consoledev,$baudrate $othbootargs;" \
586 "tftp $loadaddr $bootfile;" \
587 "tftp $fdtaddr $fdtfile;" \
588 "bootm $loadaddr - $fdtaddr"
590 #define NFSBOOTCOMMAND \
591 "setenv bootargs root=/dev/nfs rw " \
592 "nfsroot=$serverip:$rootpath " \
593 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
594 "console=$consoledev,$baudrate $othbootargs;" \
595 "tftp $loadaddr $bootfile;" \
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr - $fdtaddr"
599 #define RAMBOOTCOMMAND \
600 "setenv bootargs root=/dev/ram rw " \
601 "console=$consoledev,$baudrate $othbootargs;" \
602 "tftp $ramdiskaddr $ramdiskfile;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr $ramdiskaddr $fdtaddr"
607 #define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
609 #include <asm/fsl_secure_boot.h>
611 #endif /* __CONFIG_H */