1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T4240 RDB board configuration file
13 #include <linux/stringify.h>
15 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
22 #define RESET_VECTOR_OFFSET 0x27FFC
23 #define BOOT_PAGE_OFFSET 0x27000
26 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
27 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
28 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
29 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
30 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
34 #endif /* CONFIG_RAMBOOT_PBL */
36 /* High Level Configuration Options */
38 #ifndef CONFIG_RESET_VECTOR_ADDRESS
39 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
42 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
45 * These can be toggled for performance analysis, otherwise use default.
48 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
52 * Config the L3 Cache as L3 SRAM
54 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
55 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
57 #define CONFIG_SYS_DCSRBAR 0xf0000000
58 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
63 #define CONFIG_VERY_BIG_RAM
64 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
65 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
70 #define CONFIG_SYS_FLASH_BASE 0xe0000000
71 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
73 #define CONFIG_HWCONFIG
75 /* define to use L1 as initial stack */
76 #define CONFIG_L1_INIT_RAM
77 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
78 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
79 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
80 /* The assembler doesn't like typecast */
81 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
82 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
83 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
84 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
86 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
88 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
90 /* Serial Port - controlled on board with jumper J8
94 #define CONFIG_SYS_NS16550_SERIAL
95 #define CONFIG_SYS_NS16550_REG_SIZE 1
96 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
98 #define CONFIG_SYS_BAUDRATE_TABLE \
99 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
101 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
102 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
103 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
104 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
110 * Memory space is mapped 1-1, but I/O space must start from 0.
113 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
114 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
115 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
116 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
117 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
119 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
120 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
121 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
122 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
123 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
125 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
126 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
127 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
128 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
129 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
131 /* controller 4, Base address 203000 */
132 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
133 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
134 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
137 * Miscellaneous configurable options
141 * For booting Linux, the board info and command line data
142 * have to be in the first 64 MB of memory, since this is
143 * the maximum mapped by the Linux kernel during initialization.
145 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
148 * Environment Configuration
150 #define CONFIG_ROOTPATH "/opt/nfsroot"
151 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
154 "setenv bootargs config-addr=0x60000000; " \
155 "bootm 0x01000000 - 0x00f00000"
160 #define SPD_EEPROM_ADDRESS1 0x52
161 #define SPD_EEPROM_ADDRESS2 0x54
162 #define SPD_EEPROM_ADDRESS3 0x56
163 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
164 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
169 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
170 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
172 CSPR_PORT_SIZE_16 | \
175 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
176 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
177 CSPR_PORT_SIZE_16 | \
180 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
181 /* NOR Flash Timing Params */
182 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
184 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
185 FTIM0_NOR_TEADC(0x5) | \
186 FTIM0_NOR_TEAHC(0x5))
187 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
188 FTIM1_NOR_TRAD_NOR(0x1A) |\
189 FTIM1_NOR_TSEQRAD_NOR(0x13))
190 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
191 FTIM2_NOR_TCH(0x4) | \
192 FTIM2_NOR_TWPH(0x0E) | \
194 #define CONFIG_SYS_NOR_FTIM3 0x0
196 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
198 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
199 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
201 /* NAND Flash on IFC */
202 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
203 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
204 #define CONFIG_SYS_NAND_BASE 0xff800000
205 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
207 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
208 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
209 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
210 | CSPR_MSEL_NAND /* MSEL = NAND */ \
212 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
214 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
215 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
216 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
217 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
218 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
219 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
220 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
222 /* ONFI NAND Flash mode0 Timing Params */
223 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
224 FTIM0_NAND_TWP(0x18) | \
225 FTIM0_NAND_TWCHT(0x07) | \
226 FTIM0_NAND_TWH(0x0a))
227 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
228 FTIM1_NAND_TWBE(0x39) | \
229 FTIM1_NAND_TRR(0x0e) | \
230 FTIM1_NAND_TRP(0x18))
231 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
232 FTIM2_NAND_TREH(0x0a) | \
233 FTIM2_NAND_TWHRE(0x1e))
234 #define CONFIG_SYS_NAND_FTIM3 0x0
236 #define CONFIG_SYS_NAND_DDR_LAW 11
237 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
239 #if defined(CONFIG_MTD_RAW_NAND)
240 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
241 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
242 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
243 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
244 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
245 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
246 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
247 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
248 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
249 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
250 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
251 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
252 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
253 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
254 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
255 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
257 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
258 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
259 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
260 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
261 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
262 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
263 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
264 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
265 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
266 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
267 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
268 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
269 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
270 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
271 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
272 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
274 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
275 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
276 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
277 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
278 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
279 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
280 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
281 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
284 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
285 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
286 #define CONFIG_SYS_CSPR3_EXT (0xf)
287 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
292 #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
293 #define CONFIG_SYS_CSOR3 0x0
295 /* CPLD Timing parameters for IFC CS3 */
296 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
297 FTIM0_GPCM_TEADC(0x0e) | \
298 FTIM0_GPCM_TEAHC(0x0e))
299 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
300 FTIM1_GPCM_TRAD(0x1f))
301 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
302 FTIM2_GPCM_TCH(0x8) | \
303 FTIM2_GPCM_TWP(0x1f))
304 #define CONFIG_SYS_CS3_FTIM3 0x0
307 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
308 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
310 #define I2C_MUX_CH_DEFAULT 0x8
311 #define I2C_MUX_CH_VOL_MONITOR 0xa
312 #define I2C_MUX_CH_VSC3316_FS 0xc
313 #define I2C_MUX_CH_VSC3316_BS 0xd
315 /* Voltage monitor on channel 2*/
316 #define I2C_VOL_MONITOR_ADDR 0x40
317 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
318 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
319 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
321 /* The lowest and highest voltage allowed for T4240RDB */
322 #define VDD_MV_MIN 819
323 #define VDD_MV_MAX 1212
326 * eSPI - Enhanced SPI
330 #ifndef CONFIG_NOBQFMAN
331 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
332 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
333 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
334 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
335 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
336 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
337 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
338 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
339 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
340 CONFIG_SYS_BMAN_CENA_SIZE)
341 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
342 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
343 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
344 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
345 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
346 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
347 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
348 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
349 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
350 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
351 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
352 CONFIG_SYS_QMAN_CENA_SIZE)
353 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
354 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
356 #define CONFIG_SYS_DPAA_FMAN
357 #define CONFIG_SYS_DPAA_PME
358 #define CONFIG_SYS_PMAN
359 #define CONFIG_SYS_DPAA_DCE
360 #define CONFIG_SYS_DPAA_RMAN
361 #endif /* CONFIG_NOBQFMAN */
363 #ifdef CONFIG_SYS_DPAA_FMAN
364 #define SGMII_PHY_ADDR1 0x0
365 #define SGMII_PHY_ADDR2 0x1
366 #define SGMII_PHY_ADDR3 0x2
367 #define SGMII_PHY_ADDR4 0x3
368 #define SGMII_PHY_ADDR5 0x4
369 #define SGMII_PHY_ADDR6 0x5
370 #define SGMII_PHY_ADDR7 0x6
371 #define SGMII_PHY_ADDR8 0x7
372 #define FM1_10GEC1_PHY_ADDR 0x10
373 #define FM1_10GEC2_PHY_ADDR 0x11
374 #define FM2_10GEC1_PHY_ADDR 0x12
375 #define FM2_10GEC2_PHY_ADDR 0x13
376 #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
377 #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
378 #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
379 #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
387 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
391 #define __USB_PHY_TYPE utmi
394 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
395 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
396 * interleaving. It can be cacheline, page, bank, superbank.
397 * See doc/README.fsl-ddr for details.
399 #ifdef CONFIG_ARCH_T4240
400 #define CTRL_INTLV_PREFERED 3way_4KB
402 #define CTRL_INTLV_PREFERED cacheline
405 #define CONFIG_EXTRA_ENV_SETTINGS \
406 "hwconfig=fsl_ddr:" \
407 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
409 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
411 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
412 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
413 "tftpflash=tftpboot $loadaddr $uboot && " \
414 "protect off $ubootaddr +$filesize && " \
415 "erase $ubootaddr +$filesize && " \
416 "cp.b $loadaddr $ubootaddr $filesize && " \
417 "protect on $ubootaddr +$filesize && " \
418 "cmp.b $loadaddr $ubootaddr $filesize\0" \
419 "consoledev=ttyS0\0" \
420 "ramdiskaddr=2000000\0" \
421 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
422 "fdtaddr=1e00000\0" \
423 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
427 "setenv bootargs config-addr=0x60000000; " \
428 "bootm 0x01000000 - 0x00f00000"
430 #include <asm/fsl_secure_boot.h>
432 #endif /* __CONFIG_H */