CONFIG_SYS_CLK_FREQ: Consistently be static or get_board_sys_clk()
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
18
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
25
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_PAD_TO               0x40000
29 #define CONFIG_SPL_MAX_SIZE             0x28000
30 #define RESET_VECTOR_OFFSET             0x27FFC
31 #define BOOT_PAGE_OFFSET                0x27000
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_SKIP_RELOCATE
34 #define CONFIG_SPL_COMMON_INIT_DDR
35 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36 #endif
37
38 #ifdef CONFIG_MTD_RAW_NAND
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #endif
43
44 #ifdef CONFIG_SPIFLASH
45 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
46 #define CONFIG_SPL_SPI_FLASH_MINIMAL
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
51 #ifndef CONFIG_SPL_BUILD
52 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
53 #endif
54 #endif
55
56 #ifdef CONFIG_SDCARD
57 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
58 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
59 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
60 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
61 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
62 #ifndef CONFIG_SPL_BUILD
63 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
64 #endif
65 #endif
66
67 #endif /* CONFIG_RAMBOOT_PBL */
68
69 #define CONFIG_SRIO_PCIE_BOOT_MASTER
70 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
71 /* Set 1M boot space */
72 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
73 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
74                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
75 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
76 #endif
77
78 #ifndef CONFIG_RESET_VECTOR_ADDRESS
79 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
80 #endif
81
82 /*
83  * These can be toggled for performance analysis, otherwise use default.
84  */
85 #define CONFIG_SYS_CACHE_STASHING
86 #define CONFIG_BTB              /* toggle branch predition */
87 #ifdef CONFIG_DDR_ECC
88 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
89 #endif
90
91 #define CONFIG_SYS_CLK_FREQ     66660000
92
93 /*
94  * Config the L3 Cache as L3 SRAM
95  */
96 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
97 #define CONFIG_SYS_L3_SIZE              (512 << 10)
98 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
99 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
100 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
101 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
102 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
103
104 #define CONFIG_SYS_DCSRBAR      0xf0000000
105 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
106
107 /* EEPROM */
108 #define CONFIG_SYS_I2C_EEPROM_NXID
109 #define CONFIG_SYS_EEPROM_BUS_NUM       0
110
111 /*
112  * DDR Setup
113  */
114 #define CONFIG_VERY_BIG_RAM
115 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
116 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
117 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
118 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
119 #define CONFIG_SYS_SPD_BUS_NUM  0
120 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
121 #define SPD_EEPROM_ADDRESS1     0x51
122 #define SPD_EEPROM_ADDRESS2     0x52
123 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
124 #define CTRL_INTLV_PREFERED     cacheline
125
126 /*
127  * IFC Definitions
128  */
129 #define CONFIG_SYS_FLASH_BASE           0xe8000000
130 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
131 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
132 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
133                                 CSPR_PORT_SIZE_16 | \
134                                 CSPR_MSEL_NOR | \
135                                 CSPR_V)
136 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
137
138 /* NOR Flash Timing Params */
139 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
140
141 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
142                                 FTIM0_NOR_TEADC(0x5) | \
143                                 FTIM0_NOR_TEAHC(0x5))
144 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
145                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
146                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
147 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
148                                 FTIM2_NOR_TCH(0x4) | \
149                                 FTIM2_NOR_TWPH(0x0E) | \
150                                 FTIM2_NOR_TWP(0x1c))
151 #define CONFIG_SYS_NOR_FTIM3    0x0
152
153 #define CONFIG_SYS_FLASH_QUIET_TEST
154 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
155
156 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
157 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
158 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
159 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
160 #define CONFIG_SYS_FLASH_EMPTY_INFO
161 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
162
163 /* CPLD on IFC */
164 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
165 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
166 #define CONFIG_SYS_CSPR2_EXT    (0xf)
167 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
168                                 | CSPR_PORT_SIZE_8 \
169                                 | CSPR_MSEL_GPCM \
170                                 | CSPR_V)
171 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
172 #define CONFIG_SYS_CSOR2        0x0
173
174 /* CPLD Timing parameters for IFC CS2 */
175 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
176                                         FTIM0_GPCM_TEADC(0x0e) | \
177                                         FTIM0_GPCM_TEAHC(0x0e))
178 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
179                                         FTIM1_GPCM_TRAD(0x1f))
180 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
181                                         FTIM2_GPCM_TCH(0x8) | \
182                                         FTIM2_GPCM_TWP(0x1f))
183 #define CONFIG_SYS_CS2_FTIM3            0x0
184
185 /* NAND Flash on IFC */
186 #define CONFIG_SYS_NAND_BASE            0xff800000
187 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
188
189 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
190 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
191                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
192                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
193                                 | CSPR_V)
194 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
195
196 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
197                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
198                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
199                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
200                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
201                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
202                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
203
204 /* ONFI NAND Flash mode0 Timing Params */
205 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
206                                         FTIM0_NAND_TWP(0x18)    | \
207                                         FTIM0_NAND_TWCHT(0x07)  | \
208                                         FTIM0_NAND_TWH(0x0a))
209 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
210                                         FTIM1_NAND_TWBE(0x39)   | \
211                                         FTIM1_NAND_TRR(0x0e)    | \
212                                         FTIM1_NAND_TRP(0x18))
213 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
214                                         FTIM2_NAND_TREH(0x0a)   | \
215                                         FTIM2_NAND_TWHRE(0x1e))
216 #define CONFIG_SYS_NAND_FTIM3           0x0
217
218 #define CONFIG_SYS_NAND_DDR_LAW         11
219 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
220 #define CONFIG_SYS_MAX_NAND_DEVICE      1
221
222 #if defined(CONFIG_MTD_RAW_NAND)
223 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
224 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
225 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
226 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
227 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
228 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
229 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
230 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
231 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
232 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
233 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
234 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
235 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
236 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
237 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
238 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
239 #else
240 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
241 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
242 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
243 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
244 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
245 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
246 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
247 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
248 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
249 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
250 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
251 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
252 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
253 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
254 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
255 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
256 #endif
257
258 #if defined(CONFIG_RAMBOOT_PBL)
259 #define CONFIG_SYS_RAMBOOT
260 #endif
261
262 #ifdef CONFIG_SPL_BUILD
263 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SPL_TEXT_BASE
264 #else
265 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SYS_TEXT_BASE /* start of monitor */
266 #endif
267
268 #define CONFIG_HWCONFIG
269
270 /* define to use L1 as initial stack */
271 #define CONFIG_L1_INIT_RAM
272 #define CONFIG_SYS_INIT_RAM_LOCK
273 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
274 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
275 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
276 /* The assembler doesn't like typecast */
277 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
278                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
279                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
280 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
281 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
282                                                 GENERATED_GBL_DATA_SIZE)
283 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
284 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
285
286 /*
287  * Serial Port
288  */
289 #define CONFIG_SYS_NS16550_SERIAL
290 #define CONFIG_SYS_NS16550_REG_SIZE     1
291 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
292 #define CONFIG_SYS_BAUDRATE_TABLE       \
293         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
294 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
295 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
296 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
297 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
298
299 /*
300  * I2C
301  */
302
303 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
304 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
305 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
306 #define I2C_MUX_CH_DEFAULT      0x8
307
308 #define I2C_MUX_CH_VOL_MONITOR  0xa
309
310 /* The lowest and highest voltage allowed for T208xRDB */
311 #define VDD_MV_MIN                      819
312 #define VDD_MV_MAX                      1212
313
314 /*
315  * RapidIO
316  */
317 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
318 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
319 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
320 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
321 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
322 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
323 /*
324  * for slave u-boot IMAGE instored in master memory space,
325  * PHYS must be aligned based on the SIZE
326  */
327 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
328 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
329 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
330 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
331 /*
332  * for slave UCODE and ENV instored in master memory space,
333  * PHYS must be aligned based on the SIZE
334  */
335 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
336 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
337 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
338
339 /* slave core release by master*/
340 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
341 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
342
343 /*
344  * SRIO_PCIE_BOOT - SLAVE
345  */
346 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
347 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
348 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
349                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
350 #endif
351
352 /*
353  * eSPI - Enhanced SPI
354  */
355
356 /*
357  * General PCI
358  * Memory space is mapped 1-1, but I/O space must start from 0.
359  */
360 #define CONFIG_PCIE1            /* PCIE controller 1 */
361 #define CONFIG_PCIE2            /* PCIE controller 2 */
362 #define CONFIG_PCIE3            /* PCIE controller 3 */
363 #define CONFIG_PCIE4            /* PCIE controller 4 */
364 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
365 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
366 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
367 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
368 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
369
370 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
371 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
372 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
373 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
374 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
375
376 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
377 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
378 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
379 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
380 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
381
382 /* controller 4, Base address 203000 */
383 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
384 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
385 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
386
387 #ifdef CONFIG_PCI
388 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
389 #endif
390
391 /* Qman/Bman */
392 #ifndef CONFIG_NOBQFMAN
393 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
394 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
395 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
396 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
397 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
398 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
399 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
400 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
401 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
402                                         CONFIG_SYS_BMAN_CENA_SIZE)
403 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
404 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
405 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
406 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
407 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
408 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
409 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
410 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
411 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
412 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
413 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
414                                         CONFIG_SYS_QMAN_CENA_SIZE)
415 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
416 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
417
418 #define CONFIG_SYS_DPAA_FMAN
419 #define CONFIG_SYS_DPAA_PME
420 #define CONFIG_SYS_PMAN
421 #define CONFIG_SYS_DPAA_DCE
422 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
423 #define CONFIG_SYS_INTERLAKEN
424
425 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
426 #endif /* CONFIG_NOBQFMAN */
427
428 #ifdef CONFIG_SYS_DPAA_FMAN
429 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
430 #define RGMII_PHY2_ADDR         0x02
431 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
432 #define CORTINA_PHY_ADDR2       0x0d
433 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
434 #define FM1_10GEC3_PHY_ADDR     0x00
435 #define FM1_10GEC4_PHY_ADDR     0x01
436 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
437 #define AQR113C_PHY_ADDR1       0x00
438 #define AQR113C_PHY_ADDR2       0x08
439 #endif
440
441 #ifdef CONFIG_FMAN_ENET
442 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
443 #endif
444
445 /*
446  * SATA
447  */
448 #ifdef CONFIG_FSL_SATA_V2
449 #define CONFIG_SYS_SATA_MAX_DEVICE      2
450 #define CONFIG_SATA1
451 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
452 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
453 #define CONFIG_SATA2
454 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
455 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
456 #define CONFIG_LBA48
457 #endif
458
459 /*
460  * USB
461  */
462 #ifdef CONFIG_USB_EHCI_HCD
463 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
464 #define CONFIG_HAS_FSL_DR_USB
465 #endif
466
467 /*
468  * SDHC
469  */
470 #ifdef CONFIG_MMC
471 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
472 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
473 #endif
474
475 /*
476  * Dynamic MTD Partition support with mtdparts
477  */
478
479 /*
480  * Environment
481  */
482
483 /*
484  * Miscellaneous configurable options
485  */
486
487 /*
488  * For booting Linux, the board info and command line data
489  * have to be in the first 64 MB of memory, since this is
490  * the maximum mapped by the Linux kernel during initialization.
491  */
492 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
493 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
494
495 /*
496  * Environment Configuration
497  */
498 #define CONFIG_ROOTPATH  "/opt/nfsroot"
499 #define CONFIG_BOOTFILE  "uImage"
500 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
501
502 #define __USB_PHY_TYPE          utmi
503
504 #define CONFIG_EXTRA_ENV_SETTINGS                               \
505         "hwconfig=fsl_ddr:"                                     \
506         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
507         "bank_intlv=auto;"                                      \
508         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
509         "netdev=eth0\0"                                         \
510         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
511         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
512         "tftpflash=tftpboot $loadaddr $uboot && "               \
513         "protect off $ubootaddr +$filesize && "                 \
514         "erase $ubootaddr +$filesize && "                       \
515         "cp.b $loadaddr $ubootaddr $filesize && "               \
516         "protect on $ubootaddr +$filesize && "                  \
517         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
518         "consoledev=ttyS0\0"                                    \
519         "ramdiskaddr=2000000\0"                                 \
520         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
521         "fdtaddr=1e00000\0"                                     \
522         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
523         "bdev=sda3\0"
524
525 /*
526  * For emulation this causes u-boot to jump to the start of the
527  * proof point app code automatically
528  */
529 #define PROOF_POINTS                            \
530         "setenv bootargs root=/dev/$bdev rw "           \
531         "console=$consoledev,$baudrate $othbootargs;"   \
532         "cpu 1 release 0x29000000 - - -;"               \
533         "cpu 2 release 0x29000000 - - -;"               \
534         "cpu 3 release 0x29000000 - - -;"               \
535         "cpu 4 release 0x29000000 - - -;"               \
536         "cpu 5 release 0x29000000 - - -;"               \
537         "cpu 6 release 0x29000000 - - -;"               \
538         "cpu 7 release 0x29000000 - - -;"               \
539         "go 0x29000000"
540
541 #define HVBOOT                          \
542         "setenv bootargs config-addr=0x60000000; "      \
543         "bootm 0x01000000 - 0x00f00000"
544
545 #define ALU                             \
546         "setenv bootargs root=/dev/$bdev rw "           \
547         "console=$consoledev,$baudrate $othbootargs;"   \
548         "cpu 1 release 0x01000000 - - -;"               \
549         "cpu 2 release 0x01000000 - - -;"               \
550         "cpu 3 release 0x01000000 - - -;"               \
551         "cpu 4 release 0x01000000 - - -;"               \
552         "cpu 5 release 0x01000000 - - -;"               \
553         "cpu 6 release 0x01000000 - - -;"               \
554         "cpu 7 release 0x01000000 - - -;"               \
555         "go 0x01000000"
556
557 #include <asm/fsl_secure_boot.h>
558
559 #endif  /* __T2080RDB_H */