Convert CONFIG_SYS_NAND_U_BOOT_OFFS to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
18
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
25
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_PAD_TO               0x40000
29 #define CONFIG_SPL_MAX_SIZE             0x28000
30 #define RESET_VECTOR_OFFSET             0x27FFC
31 #define BOOT_PAGE_OFFSET                0x27000
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_SKIP_RELOCATE
34 #define CONFIG_SPL_COMMON_INIT_DDR
35 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36 #endif
37
38 #ifdef CONFIG_MTD_RAW_NAND
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #endif
43
44 #ifdef CONFIG_SPIFLASH
45 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
46 #define CONFIG_SPL_SPI_FLASH_MINIMAL
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
51 #ifndef CONFIG_SPL_BUILD
52 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
53 #endif
54 #endif
55
56 #ifdef CONFIG_SDCARD
57 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
58 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
59 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
60 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
61 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
62 #ifndef CONFIG_SPL_BUILD
63 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
64 #endif
65 #endif
66
67 #endif /* CONFIG_RAMBOOT_PBL */
68
69 #define CONFIG_SRIO_PCIE_BOOT_MASTER
70 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
71 /* Set 1M boot space */
72 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
73 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
74                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
75 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
76 #endif
77
78 #ifndef CONFIG_RESET_VECTOR_ADDRESS
79 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
80 #endif
81
82 /*
83  * These can be toggled for performance analysis, otherwise use default.
84  */
85 #define CONFIG_SYS_CACHE_STASHING
86 #define CONFIG_BTB              /* toggle branch predition */
87 #ifdef CONFIG_DDR_ECC
88 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
89 #endif
90
91 #ifndef __ASSEMBLY__
92 unsigned long get_board_sys_clk(void);
93 #endif
94
95 #define CONFIG_SYS_CLK_FREQ     66660000
96
97 /*
98  * Config the L3 Cache as L3 SRAM
99  */
100 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
101 #define CONFIG_SYS_L3_SIZE              (512 << 10)
102 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
103 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
104 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
105 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
106 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
107
108 #define CONFIG_SYS_DCSRBAR      0xf0000000
109 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
110
111 /* EEPROM */
112 #define CONFIG_SYS_I2C_EEPROM_NXID
113 #define CONFIG_SYS_EEPROM_BUS_NUM       0
114
115 /*
116  * DDR Setup
117  */
118 #define CONFIG_VERY_BIG_RAM
119 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
120 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
121 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
122 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
123 #define CONFIG_SYS_SPD_BUS_NUM  0
124 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
125 #define SPD_EEPROM_ADDRESS1     0x51
126 #define SPD_EEPROM_ADDRESS2     0x52
127 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
128 #define CTRL_INTLV_PREFERED     cacheline
129
130 /*
131  * IFC Definitions
132  */
133 #define CONFIG_SYS_FLASH_BASE           0xe8000000
134 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
135 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
136 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
137                                 CSPR_PORT_SIZE_16 | \
138                                 CSPR_MSEL_NOR | \
139                                 CSPR_V)
140 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
141
142 /* NOR Flash Timing Params */
143 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
144
145 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
146                                 FTIM0_NOR_TEADC(0x5) | \
147                                 FTIM0_NOR_TEAHC(0x5))
148 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
149                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
150                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
151 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
152                                 FTIM2_NOR_TCH(0x4) | \
153                                 FTIM2_NOR_TWPH(0x0E) | \
154                                 FTIM2_NOR_TWP(0x1c))
155 #define CONFIG_SYS_NOR_FTIM3    0x0
156
157 #define CONFIG_SYS_FLASH_QUIET_TEST
158 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
159
160 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
161 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
162 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
163 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
164 #define CONFIG_SYS_FLASH_EMPTY_INFO
165 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
166
167 /* CPLD on IFC */
168 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
169 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
170 #define CONFIG_SYS_CSPR2_EXT    (0xf)
171 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
172                                 | CSPR_PORT_SIZE_8 \
173                                 | CSPR_MSEL_GPCM \
174                                 | CSPR_V)
175 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
176 #define CONFIG_SYS_CSOR2        0x0
177
178 /* CPLD Timing parameters for IFC CS2 */
179 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
180                                         FTIM0_GPCM_TEADC(0x0e) | \
181                                         FTIM0_GPCM_TEAHC(0x0e))
182 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
183                                         FTIM1_GPCM_TRAD(0x1f))
184 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
185                                         FTIM2_GPCM_TCH(0x8) | \
186                                         FTIM2_GPCM_TWP(0x1f))
187 #define CONFIG_SYS_CS2_FTIM3            0x0
188
189 /* NAND Flash on IFC */
190 #define CONFIG_SYS_NAND_BASE            0xff800000
191 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
192
193 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
194 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
195                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
196                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
197                                 | CSPR_V)
198 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
199
200 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
201                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
202                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
203                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
204                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
205                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
206                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
207
208 /* ONFI NAND Flash mode0 Timing Params */
209 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
210                                         FTIM0_NAND_TWP(0x18)    | \
211                                         FTIM0_NAND_TWCHT(0x07)  | \
212                                         FTIM0_NAND_TWH(0x0a))
213 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
214                                         FTIM1_NAND_TWBE(0x39)   | \
215                                         FTIM1_NAND_TRR(0x0e)    | \
216                                         FTIM1_NAND_TRP(0x18))
217 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
218                                         FTIM2_NAND_TREH(0x0a)   | \
219                                         FTIM2_NAND_TWHRE(0x1e))
220 #define CONFIG_SYS_NAND_FTIM3           0x0
221
222 #define CONFIG_SYS_NAND_DDR_LAW         11
223 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
224 #define CONFIG_SYS_MAX_NAND_DEVICE      1
225
226 #if defined(CONFIG_MTD_RAW_NAND)
227 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
228 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
229 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
230 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
231 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
232 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
233 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
234 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
235 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
236 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
237 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
238 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
239 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
240 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
241 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
242 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
243 #else
244 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
245 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
246 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
247 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
248 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
249 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
250 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
251 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
252 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
253 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
254 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
255 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
256 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
257 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
258 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
259 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
260 #endif
261
262 #if defined(CONFIG_RAMBOOT_PBL)
263 #define CONFIG_SYS_RAMBOOT
264 #endif
265
266 #ifdef CONFIG_SPL_BUILD
267 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SPL_TEXT_BASE
268 #else
269 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SYS_TEXT_BASE /* start of monitor */
270 #endif
271
272 #define CONFIG_HWCONFIG
273
274 /* define to use L1 as initial stack */
275 #define CONFIG_L1_INIT_RAM
276 #define CONFIG_SYS_INIT_RAM_LOCK
277 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
278 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
279 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
280 /* The assembler doesn't like typecast */
281 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
282                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
283                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
284 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
285 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
286                                                 GENERATED_GBL_DATA_SIZE)
287 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
288 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
289
290 /*
291  * Serial Port
292  */
293 #define CONFIG_SYS_NS16550_SERIAL
294 #define CONFIG_SYS_NS16550_REG_SIZE     1
295 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
296 #define CONFIG_SYS_BAUDRATE_TABLE       \
297         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
298 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
299 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
300 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
301 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
302
303 /*
304  * I2C
305  */
306
307 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
308 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
309 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
310 #define I2C_MUX_CH_DEFAULT      0x8
311
312 #define I2C_MUX_CH_VOL_MONITOR  0xa
313
314 /* The lowest and highest voltage allowed for T208xRDB */
315 #define VDD_MV_MIN                      819
316 #define VDD_MV_MAX                      1212
317
318 /*
319  * RapidIO
320  */
321 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
322 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
323 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
324 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
325 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
326 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
327 /*
328  * for slave u-boot IMAGE instored in master memory space,
329  * PHYS must be aligned based on the SIZE
330  */
331 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
332 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
333 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
334 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
335 /*
336  * for slave UCODE and ENV instored in master memory space,
337  * PHYS must be aligned based on the SIZE
338  */
339 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
340 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
341 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
342
343 /* slave core release by master*/
344 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
345 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
346
347 /*
348  * SRIO_PCIE_BOOT - SLAVE
349  */
350 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
351 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
352 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
353                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
354 #endif
355
356 /*
357  * eSPI - Enhanced SPI
358  */
359
360 /*
361  * General PCI
362  * Memory space is mapped 1-1, but I/O space must start from 0.
363  */
364 #define CONFIG_PCIE1            /* PCIE controller 1 */
365 #define CONFIG_PCIE2            /* PCIE controller 2 */
366 #define CONFIG_PCIE3            /* PCIE controller 3 */
367 #define CONFIG_PCIE4            /* PCIE controller 4 */
368 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
369 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
370 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
371 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
372 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
373
374 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
375 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
376 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
377 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
378 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
379
380 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
381 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
382 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
383 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
384 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
385
386 /* controller 4, Base address 203000 */
387 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
388 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
389 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
390
391 #ifdef CONFIG_PCI
392 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
393 #endif
394
395 /* Qman/Bman */
396 #ifndef CONFIG_NOBQFMAN
397 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
398 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
399 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
400 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
401 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
402 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
403 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
404 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
405 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
406                                         CONFIG_SYS_BMAN_CENA_SIZE)
407 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
408 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
409 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
410 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
411 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
412 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
413 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
414 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
415 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
416 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
417 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
418                                         CONFIG_SYS_QMAN_CENA_SIZE)
419 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
420 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
421
422 #define CONFIG_SYS_DPAA_FMAN
423 #define CONFIG_SYS_DPAA_PME
424 #define CONFIG_SYS_PMAN
425 #define CONFIG_SYS_DPAA_DCE
426 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
427 #define CONFIG_SYS_INTERLAKEN
428
429 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
430 #endif /* CONFIG_NOBQFMAN */
431
432 #ifdef CONFIG_SYS_DPAA_FMAN
433 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
434 #define RGMII_PHY2_ADDR         0x02
435 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
436 #define CORTINA_PHY_ADDR2       0x0d
437 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
438 #define FM1_10GEC3_PHY_ADDR     0x00
439 #define FM1_10GEC4_PHY_ADDR     0x01
440 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
441 #define AQR113C_PHY_ADDR1       0x00
442 #define AQR113C_PHY_ADDR2       0x08
443 #endif
444
445 #ifdef CONFIG_FMAN_ENET
446 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
447 #endif
448
449 /*
450  * SATA
451  */
452 #ifdef CONFIG_FSL_SATA_V2
453 #define CONFIG_SYS_SATA_MAX_DEVICE      2
454 #define CONFIG_SATA1
455 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
456 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
457 #define CONFIG_SATA2
458 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
459 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
460 #define CONFIG_LBA48
461 #endif
462
463 /*
464  * USB
465  */
466 #ifdef CONFIG_USB_EHCI_HCD
467 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
468 #define CONFIG_HAS_FSL_DR_USB
469 #endif
470
471 /*
472  * SDHC
473  */
474 #ifdef CONFIG_MMC
475 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
476 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
477 #endif
478
479 /*
480  * Dynamic MTD Partition support with mtdparts
481  */
482
483 /*
484  * Environment
485  */
486
487 /*
488  * Miscellaneous configurable options
489  */
490
491 /*
492  * For booting Linux, the board info and command line data
493  * have to be in the first 64 MB of memory, since this is
494  * the maximum mapped by the Linux kernel during initialization.
495  */
496 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
497 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
498
499 /*
500  * Environment Configuration
501  */
502 #define CONFIG_ROOTPATH  "/opt/nfsroot"
503 #define CONFIG_BOOTFILE  "uImage"
504 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
505
506 #define __USB_PHY_TYPE          utmi
507
508 #define CONFIG_EXTRA_ENV_SETTINGS                               \
509         "hwconfig=fsl_ddr:"                                     \
510         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
511         "bank_intlv=auto;"                                      \
512         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
513         "netdev=eth0\0"                                         \
514         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
515         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
516         "tftpflash=tftpboot $loadaddr $uboot && "               \
517         "protect off $ubootaddr +$filesize && "                 \
518         "erase $ubootaddr +$filesize && "                       \
519         "cp.b $loadaddr $ubootaddr $filesize && "               \
520         "protect on $ubootaddr +$filesize && "                  \
521         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
522         "consoledev=ttyS0\0"                                    \
523         "ramdiskaddr=2000000\0"                                 \
524         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
525         "fdtaddr=1e00000\0"                                     \
526         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
527         "bdev=sda3\0"
528
529 /*
530  * For emulation this causes u-boot to jump to the start of the
531  * proof point app code automatically
532  */
533 #define PROOF_POINTS                            \
534         "setenv bootargs root=/dev/$bdev rw "           \
535         "console=$consoledev,$baudrate $othbootargs;"   \
536         "cpu 1 release 0x29000000 - - -;"               \
537         "cpu 2 release 0x29000000 - - -;"               \
538         "cpu 3 release 0x29000000 - - -;"               \
539         "cpu 4 release 0x29000000 - - -;"               \
540         "cpu 5 release 0x29000000 - - -;"               \
541         "cpu 6 release 0x29000000 - - -;"               \
542         "cpu 7 release 0x29000000 - - -;"               \
543         "go 0x29000000"
544
545 #define HVBOOT                          \
546         "setenv bootargs config-addr=0x60000000; "      \
547         "bootm 0x01000000 - 0x00f00000"
548
549 #define ALU                             \
550         "setenv bootargs root=/dev/$bdev rw "           \
551         "console=$consoledev,$baudrate $othbootargs;"   \
552         "cpu 1 release 0x01000000 - - -;"               \
553         "cpu 2 release 0x01000000 - - -;"               \
554         "cpu 3 release 0x01000000 - - -;"               \
555         "cpu 4 release 0x01000000 - - -;"               \
556         "cpu 5 release 0x01000000 - - -;"               \
557         "cpu 6 release 0x01000000 - - -;"               \
558         "cpu 7 release 0x01000000 - - -;"               \
559         "go 0x01000000"
560
561 #include <asm/fsl_secure_boot.h>
562
563 #endif  /* __T2080RDB_H */