Merge branch '2022-02-08-Kconfig-updates'
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
18
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
25
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_PAD_TO               0x40000
29 #define CONFIG_SPL_MAX_SIZE             0x28000
30 #define RESET_VECTOR_OFFSET             0x27FFC
31 #define BOOT_PAGE_OFFSET                0x27000
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_SKIP_RELOCATE
34 #define CONFIG_SPL_COMMON_INIT_DDR
35 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36 #endif
37
38 #ifdef CONFIG_MTD_RAW_NAND
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #endif
43
44 #ifdef CONFIG_SPIFLASH
45 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
46 #define CONFIG_SPL_SPI_FLASH_MINIMAL
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
51 #ifndef CONFIG_SPL_BUILD
52 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
53 #endif
54 #endif
55
56 #ifdef CONFIG_SDCARD
57 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
58 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
59 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
60 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
61 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
62 #ifndef CONFIG_SPL_BUILD
63 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
64 #endif
65 #endif
66
67 #endif /* CONFIG_RAMBOOT_PBL */
68
69 #define CONFIG_SRIO_PCIE_BOOT_MASTER
70 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
71 /* Set 1M boot space */
72 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
73 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
74                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
75 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
76 #endif
77
78 #ifndef CONFIG_RESET_VECTOR_ADDRESS
79 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
80 #endif
81
82 /*
83  * These can be toggled for performance analysis, otherwise use default.
84  */
85 #define CONFIG_SYS_CACHE_STASHING
86 #define CONFIG_BTB              /* toggle branch predition */
87 #ifdef CONFIG_DDR_ECC
88 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
89 #endif
90
91 /*
92  * Config the L3 Cache as L3 SRAM
93  */
94 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
95 #define CONFIG_SYS_L3_SIZE              (512 << 10)
96 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
97 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
98 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
99 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
100 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
101
102 #define CONFIG_SYS_DCSRBAR      0xf0000000
103 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
104
105 /* EEPROM */
106 #define CONFIG_SYS_I2C_EEPROM_NXID
107 #define CONFIG_SYS_EEPROM_BUS_NUM       0
108
109 /*
110  * DDR Setup
111  */
112 #define CONFIG_VERY_BIG_RAM
113 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
114 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
115 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
116 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
117 #define CONFIG_SYS_SPD_BUS_NUM  0
118 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
119 #define SPD_EEPROM_ADDRESS1     0x51
120 #define SPD_EEPROM_ADDRESS2     0x52
121 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
122 #define CTRL_INTLV_PREFERED     cacheline
123
124 /*
125  * IFC Definitions
126  */
127 #define CONFIG_SYS_FLASH_BASE           0xe8000000
128 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
129 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
130 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
131                                 CSPR_PORT_SIZE_16 | \
132                                 CSPR_MSEL_NOR | \
133                                 CSPR_V)
134 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
135
136 /* NOR Flash Timing Params */
137 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
138
139 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
140                                 FTIM0_NOR_TEADC(0x5) | \
141                                 FTIM0_NOR_TEAHC(0x5))
142 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
143                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
144                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
145 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
146                                 FTIM2_NOR_TCH(0x4) | \
147                                 FTIM2_NOR_TWPH(0x0E) | \
148                                 FTIM2_NOR_TWP(0x1c))
149 #define CONFIG_SYS_NOR_FTIM3    0x0
150
151 #define CONFIG_SYS_FLASH_QUIET_TEST
152 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
153
154 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
155 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
156 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
157 #define CONFIG_SYS_FLASH_EMPTY_INFO
158 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
159
160 /* CPLD on IFC */
161 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
162 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
163 #define CONFIG_SYS_CSPR2_EXT    (0xf)
164 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
165                                 | CSPR_PORT_SIZE_8 \
166                                 | CSPR_MSEL_GPCM \
167                                 | CSPR_V)
168 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
169 #define CONFIG_SYS_CSOR2        0x0
170
171 /* CPLD Timing parameters for IFC CS2 */
172 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
173                                         FTIM0_GPCM_TEADC(0x0e) | \
174                                         FTIM0_GPCM_TEAHC(0x0e))
175 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
176                                         FTIM1_GPCM_TRAD(0x1f))
177 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
178                                         FTIM2_GPCM_TCH(0x8) | \
179                                         FTIM2_GPCM_TWP(0x1f))
180 #define CONFIG_SYS_CS2_FTIM3            0x0
181
182 /* NAND Flash on IFC */
183 #define CONFIG_SYS_NAND_BASE            0xff800000
184 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
185
186 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
187 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
189                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
190                                 | CSPR_V)
191 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
192
193 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
194                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
195                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
196                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
197                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
198                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
199                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
200
201 /* ONFI NAND Flash mode0 Timing Params */
202 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
203                                         FTIM0_NAND_TWP(0x18)    | \
204                                         FTIM0_NAND_TWCHT(0x07)  | \
205                                         FTIM0_NAND_TWH(0x0a))
206 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
207                                         FTIM1_NAND_TWBE(0x39)   | \
208                                         FTIM1_NAND_TRR(0x0e)    | \
209                                         FTIM1_NAND_TRP(0x18))
210 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
211                                         FTIM2_NAND_TREH(0x0a)   | \
212                                         FTIM2_NAND_TWHRE(0x1e))
213 #define CONFIG_SYS_NAND_FTIM3           0x0
214
215 #define CONFIG_SYS_NAND_DDR_LAW         11
216 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
217 #define CONFIG_SYS_MAX_NAND_DEVICE      1
218
219 #if defined(CONFIG_MTD_RAW_NAND)
220 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
221 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
222 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
223 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
224 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
228 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
230 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
236 #else
237 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
238 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
239 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
240 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
241 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
242 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
243 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
244 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
245 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
246 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
247 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
248 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
249 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
250 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
251 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
252 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
253 #endif
254
255 #if defined(CONFIG_RAMBOOT_PBL)
256 #define CONFIG_SYS_RAMBOOT
257 #endif
258
259 #ifdef CONFIG_SPL_BUILD
260 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SPL_TEXT_BASE
261 #else
262 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SYS_TEXT_BASE /* start of monitor */
263 #endif
264
265 #define CONFIG_HWCONFIG
266
267 /* define to use L1 as initial stack */
268 #define CONFIG_L1_INIT_RAM
269 #define CONFIG_SYS_INIT_RAM_LOCK
270 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
271 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
272 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
273 /* The assembler doesn't like typecast */
274 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
275                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
276                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
277 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
278 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
279                                                 GENERATED_GBL_DATA_SIZE)
280 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
281 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
282
283 /*
284  * Serial Port
285  */
286 #define CONFIG_SYS_NS16550_SERIAL
287 #define CONFIG_SYS_NS16550_REG_SIZE     1
288 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
289 #define CONFIG_SYS_BAUDRATE_TABLE       \
290         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
291 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
292 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
293 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
294 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
295
296 /*
297  * I2C
298  */
299
300 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
301 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
302 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
303 #define I2C_MUX_CH_DEFAULT      0x8
304
305 #define I2C_MUX_CH_VOL_MONITOR  0xa
306
307 /* The lowest and highest voltage allowed for T208xRDB */
308 #define VDD_MV_MIN                      819
309 #define VDD_MV_MAX                      1212
310
311 /*
312  * RapidIO
313  */
314 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
315 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
316 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
317 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
318 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
319 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
320 /*
321  * for slave u-boot IMAGE instored in master memory space,
322  * PHYS must be aligned based on the SIZE
323  */
324 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
325 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
326 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
327 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
328 /*
329  * for slave UCODE and ENV instored in master memory space,
330  * PHYS must be aligned based on the SIZE
331  */
332 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
333 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
334 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
335
336 /* slave core release by master*/
337 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
338 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
339
340 /*
341  * SRIO_PCIE_BOOT - SLAVE
342  */
343 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
344 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
345 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
346                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
347 #endif
348
349 /*
350  * eSPI - Enhanced SPI
351  */
352
353 /*
354  * General PCI
355  * Memory space is mapped 1-1, but I/O space must start from 0.
356  */
357 #define CONFIG_PCIE1            /* PCIE controller 1 */
358 #define CONFIG_PCIE2            /* PCIE controller 2 */
359 #define CONFIG_PCIE3            /* PCIE controller 3 */
360 #define CONFIG_PCIE4            /* PCIE controller 4 */
361 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
362 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
363 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
364 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
365 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
366
367 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
368 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
369 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
370 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
371 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
372
373 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
374 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
375 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
376 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
377 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
378
379 /* controller 4, Base address 203000 */
380 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
381 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
382 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
383
384 #ifdef CONFIG_PCI
385 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
386 #endif
387
388 /* Qman/Bman */
389 #ifndef CONFIG_NOBQFMAN
390 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
391 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
392 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
393 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
394 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
395 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
396 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
397 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
398 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
399                                         CONFIG_SYS_BMAN_CENA_SIZE)
400 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
401 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
402 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
403 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
404 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
405 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
406 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
407 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
408 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
409 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
410 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
411                                         CONFIG_SYS_QMAN_CENA_SIZE)
412 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
413 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
414
415 #define CONFIG_SYS_DPAA_FMAN
416 #define CONFIG_SYS_DPAA_PME
417 #define CONFIG_SYS_PMAN
418 #define CONFIG_SYS_DPAA_DCE
419 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
420 #define CONFIG_SYS_INTERLAKEN
421
422 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
423 #endif /* CONFIG_NOBQFMAN */
424
425 #ifdef CONFIG_SYS_DPAA_FMAN
426 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
427 #define RGMII_PHY2_ADDR         0x02
428 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
429 #define CORTINA_PHY_ADDR2       0x0d
430 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
431 #define FM1_10GEC3_PHY_ADDR     0x00
432 #define FM1_10GEC4_PHY_ADDR     0x01
433 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
434 #define AQR113C_PHY_ADDR1       0x00
435 #define AQR113C_PHY_ADDR2       0x08
436 #endif
437
438 #ifdef CONFIG_FMAN_ENET
439 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
440 #endif
441
442 /*
443  * SATA
444  */
445 #ifdef CONFIG_FSL_SATA_V2
446 #define CONFIG_SATA1
447 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
448 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
449 #define CONFIG_SATA2
450 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
451 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
452 #define CONFIG_LBA48
453 #endif
454
455 /*
456  * USB
457  */
458 #ifdef CONFIG_USB_EHCI_HCD
459 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
460 #define CONFIG_HAS_FSL_DR_USB
461 #endif
462
463 /*
464  * SDHC
465  */
466 #ifdef CONFIG_MMC
467 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
468 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
469 #endif
470
471 /*
472  * Dynamic MTD Partition support with mtdparts
473  */
474
475 /*
476  * Environment
477  */
478
479 /*
480  * Miscellaneous configurable options
481  */
482
483 /*
484  * For booting Linux, the board info and command line data
485  * have to be in the first 64 MB of memory, since this is
486  * the maximum mapped by the Linux kernel during initialization.
487  */
488 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
489 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
490
491 /*
492  * Environment Configuration
493  */
494 #define CONFIG_ROOTPATH  "/opt/nfsroot"
495 #define CONFIG_BOOTFILE  "uImage"
496 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
497
498 #define __USB_PHY_TYPE          utmi
499
500 #define CONFIG_EXTRA_ENV_SETTINGS                               \
501         "hwconfig=fsl_ddr:"                                     \
502         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
503         "bank_intlv=auto;"                                      \
504         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
505         "netdev=eth0\0"                                         \
506         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
507         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
508         "tftpflash=tftpboot $loadaddr $uboot && "               \
509         "protect off $ubootaddr +$filesize && "                 \
510         "erase $ubootaddr +$filesize && "                       \
511         "cp.b $loadaddr $ubootaddr $filesize && "               \
512         "protect on $ubootaddr +$filesize && "                  \
513         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
514         "consoledev=ttyS0\0"                                    \
515         "ramdiskaddr=2000000\0"                                 \
516         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
517         "fdtaddr=1e00000\0"                                     \
518         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
519         "bdev=sda3\0"
520
521 /*
522  * For emulation this causes u-boot to jump to the start of the
523  * proof point app code automatically
524  */
525 #define PROOF_POINTS                            \
526         "setenv bootargs root=/dev/$bdev rw "           \
527         "console=$consoledev,$baudrate $othbootargs;"   \
528         "cpu 1 release 0x29000000 - - -;"               \
529         "cpu 2 release 0x29000000 - - -;"               \
530         "cpu 3 release 0x29000000 - - -;"               \
531         "cpu 4 release 0x29000000 - - -;"               \
532         "cpu 5 release 0x29000000 - - -;"               \
533         "cpu 6 release 0x29000000 - - -;"               \
534         "cpu 7 release 0x29000000 - - -;"               \
535         "go 0x29000000"
536
537 #define HVBOOT                          \
538         "setenv bootargs config-addr=0x60000000; "      \
539         "bootm 0x01000000 - 0x00f00000"
540
541 #define ALU                             \
542         "setenv bootargs root=/dev/$bdev rw "           \
543         "console=$consoledev,$baudrate $othbootargs;"   \
544         "cpu 1 release 0x01000000 - - -;"               \
545         "cpu 2 release 0x01000000 - - -;"               \
546         "cpu 3 release 0x01000000 - - -;"               \
547         "cpu 4 release 0x01000000 - - -;"               \
548         "cpu 5 release 0x01000000 - - -;"               \
549         "cpu 6 release 0x01000000 - - -;"               \
550         "cpu 7 release 0x01000000 - - -;"               \
551         "go 0x01000000"
552
553 #include <asm/fsl_secure_boot.h>
554
555 #endif  /* __T2080RDB_H */