1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T2080 RDB/PCIe board configuration file
14 #include <linux/stringify.h>
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
23 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_PAD_TO 0x40000
29 #define CONFIG_SPL_MAX_SIZE 0x28000
30 #define RESET_VECTOR_OFFSET 0x27FFC
31 #define BOOT_PAGE_OFFSET 0x27000
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_SKIP_RELOCATE
34 #define CONFIG_SPL_COMMON_INIT_DDR
35 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
38 #ifdef CONFIG_MTD_RAW_NAND
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
41 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
42 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
45 #ifdef CONFIG_SPIFLASH
46 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
47 #define CONFIG_SPL_SPI_FLASH_MINIMAL
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
52 #ifndef CONFIG_SPL_BUILD
53 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
58 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
59 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
60 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
61 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
62 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
63 #ifndef CONFIG_SPL_BUILD
64 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
68 #endif /* CONFIG_RAMBOOT_PBL */
70 #define CONFIG_SRIO_PCIE_BOOT_MASTER
71 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
72 /* Set 1M boot space */
73 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
74 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
75 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
76 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
79 #ifndef CONFIG_RESET_VECTOR_ADDRESS
80 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
84 * These can be toggled for performance analysis, otherwise use default.
86 #define CONFIG_SYS_CACHE_STASHING
87 #define CONFIG_BTB /* toggle branch predition */
89 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
93 unsigned long get_board_sys_clk(void);
96 #define CONFIG_SYS_CLK_FREQ 66660000
99 * Config the L3 Cache as L3 SRAM
101 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
102 #define CONFIG_SYS_L3_SIZE (512 << 10)
103 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
104 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
105 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
106 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
107 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
109 #define CONFIG_SYS_DCSRBAR 0xf0000000
110 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
113 #define CONFIG_SYS_I2C_EEPROM_NXID
114 #define CONFIG_SYS_EEPROM_BUS_NUM 0
119 #define CONFIG_VERY_BIG_RAM
120 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
121 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
122 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
123 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
124 #define CONFIG_SYS_SPD_BUS_NUM 0
125 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
126 #define SPD_EEPROM_ADDRESS1 0x51
127 #define SPD_EEPROM_ADDRESS2 0x52
128 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
129 #define CTRL_INTLV_PREFERED cacheline
134 #define CONFIG_SYS_FLASH_BASE 0xe8000000
135 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
136 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
137 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
138 CSPR_PORT_SIZE_16 | \
141 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
143 /* NOR Flash Timing Params */
144 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
146 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
147 FTIM0_NOR_TEADC(0x5) | \
148 FTIM0_NOR_TEAHC(0x5))
149 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
150 FTIM1_NOR_TRAD_NOR(0x1A) |\
151 FTIM1_NOR_TSEQRAD_NOR(0x13))
152 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
153 FTIM2_NOR_TCH(0x4) | \
154 FTIM2_NOR_TWPH(0x0E) | \
156 #define CONFIG_SYS_NOR_FTIM3 0x0
158 #define CONFIG_SYS_FLASH_QUIET_TEST
159 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
161 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
163 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
164 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
165 #define CONFIG_SYS_FLASH_EMPTY_INFO
166 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
169 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
170 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
171 #define CONFIG_SYS_CSPR2_EXT (0xf)
172 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
176 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177 #define CONFIG_SYS_CSOR2 0x0
179 /* CPLD Timing parameters for IFC CS2 */
180 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
181 FTIM0_GPCM_TEADC(0x0e) | \
182 FTIM0_GPCM_TEAHC(0x0e))
183 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
184 FTIM1_GPCM_TRAD(0x1f))
185 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
186 FTIM2_GPCM_TCH(0x8) | \
187 FTIM2_GPCM_TWP(0x1f))
188 #define CONFIG_SYS_CS2_FTIM3 0x0
190 /* NAND Flash on IFC */
191 #define CONFIG_SYS_NAND_BASE 0xff800000
192 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
194 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
195 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
196 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
197 | CSPR_MSEL_NAND /* MSEL = NAND */ \
199 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
201 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
202 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
203 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
204 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
205 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
206 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
207 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
209 /* ONFI NAND Flash mode0 Timing Params */
210 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
211 FTIM0_NAND_TWP(0x18) | \
212 FTIM0_NAND_TWCHT(0x07) | \
213 FTIM0_NAND_TWH(0x0a))
214 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
215 FTIM1_NAND_TWBE(0x39) | \
216 FTIM1_NAND_TRR(0x0e) | \
217 FTIM1_NAND_TRP(0x18))
218 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
219 FTIM2_NAND_TREH(0x0a) | \
220 FTIM2_NAND_TWHRE(0x1e))
221 #define CONFIG_SYS_NAND_FTIM3 0x0
223 #define CONFIG_SYS_NAND_DDR_LAW 11
224 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
225 #define CONFIG_SYS_MAX_NAND_DEVICE 1
227 #if defined(CONFIG_MTD_RAW_NAND)
228 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
229 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
230 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
231 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
232 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
233 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
234 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
235 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
236 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
237 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
238 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
239 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
240 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
241 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
242 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
243 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
245 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
246 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
247 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
248 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
249 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
250 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
251 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
252 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
253 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
254 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
255 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
256 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
257 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
258 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
259 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
260 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
263 #if defined(CONFIG_RAMBOOT_PBL)
264 #define CONFIG_SYS_RAMBOOT
267 #ifdef CONFIG_SPL_BUILD
268 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
270 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
273 #define CONFIG_HWCONFIG
275 /* define to use L1 as initial stack */
276 #define CONFIG_L1_INIT_RAM
277 #define CONFIG_SYS_INIT_RAM_LOCK
278 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
279 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
280 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
281 /* The assembler doesn't like typecast */
282 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
283 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
284 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
285 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
286 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
287 GENERATED_GBL_DATA_SIZE)
288 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
289 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
294 #define CONFIG_SYS_NS16550_SERIAL
295 #define CONFIG_SYS_NS16550_REG_SIZE 1
296 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
297 #define CONFIG_SYS_BAUDRATE_TABLE \
298 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
299 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
300 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
301 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
302 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
308 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
309 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
310 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
311 #define I2C_MUX_CH_DEFAULT 0x8
313 #define I2C_MUX_CH_VOL_MONITOR 0xa
315 /* The lowest and highest voltage allowed for T208xRDB */
316 #define VDD_MV_MIN 819
317 #define VDD_MV_MAX 1212
322 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
323 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
324 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
325 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
326 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
327 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
329 * for slave u-boot IMAGE instored in master memory space,
330 * PHYS must be aligned based on the SIZE
332 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
333 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
334 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
335 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
337 * for slave UCODE and ENV instored in master memory space,
338 * PHYS must be aligned based on the SIZE
340 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
341 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
342 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
344 /* slave core release by master*/
345 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
346 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
349 * SRIO_PCIE_BOOT - SLAVE
351 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
352 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
353 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
354 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
358 * eSPI - Enhanced SPI
363 * Memory space is mapped 1-1, but I/O space must start from 0.
365 #define CONFIG_PCIE1 /* PCIE controller 1 */
366 #define CONFIG_PCIE2 /* PCIE controller 2 */
367 #define CONFIG_PCIE3 /* PCIE controller 3 */
368 #define CONFIG_PCIE4 /* PCIE controller 4 */
369 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
370 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
371 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
372 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
373 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
375 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
376 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
377 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
378 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
379 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
381 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
382 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
383 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
384 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
385 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
387 /* controller 4, Base address 203000 */
388 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
389 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
390 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
393 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
397 #ifndef CONFIG_NOBQFMAN
398 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
399 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
400 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
401 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
402 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
403 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
404 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
405 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
406 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
407 CONFIG_SYS_BMAN_CENA_SIZE)
408 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
409 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
410 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
411 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
412 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
413 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
414 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
415 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
416 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
417 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
418 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
419 CONFIG_SYS_QMAN_CENA_SIZE)
420 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
421 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
423 #define CONFIG_SYS_DPAA_FMAN
424 #define CONFIG_SYS_DPAA_PME
425 #define CONFIG_SYS_PMAN
426 #define CONFIG_SYS_DPAA_DCE
427 #define CONFIG_SYS_DPAA_RMAN /* RMan */
428 #define CONFIG_SYS_INTERLAKEN
430 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
431 #endif /* CONFIG_NOBQFMAN */
433 #ifdef CONFIG_SYS_DPAA_FMAN
434 #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
435 #define RGMII_PHY2_ADDR 0x02
436 #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
437 #define CORTINA_PHY_ADDR2 0x0d
438 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
439 #define FM1_10GEC3_PHY_ADDR 0x00
440 #define FM1_10GEC4_PHY_ADDR 0x01
441 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
442 #define AQR113C_PHY_ADDR1 0x00
443 #define AQR113C_PHY_ADDR2 0x08
446 #ifdef CONFIG_FMAN_ENET
447 #define CONFIG_ETHPRIME "FM1@DTSEC3"
453 #ifdef CONFIG_FSL_SATA_V2
454 #define CONFIG_SYS_SATA_MAX_DEVICE 2
456 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
457 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
459 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
460 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
467 #ifdef CONFIG_USB_EHCI_HCD
468 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
469 #define CONFIG_HAS_FSL_DR_USB
476 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
477 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
481 * Dynamic MTD Partition support with mtdparts
489 * Miscellaneous configurable options
493 * For booting Linux, the board info and command line data
494 * have to be in the first 64 MB of memory, since this is
495 * the maximum mapped by the Linux kernel during initialization.
497 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
498 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
501 * Environment Configuration
503 #define CONFIG_ROOTPATH "/opt/nfsroot"
504 #define CONFIG_BOOTFILE "uImage"
505 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
507 #define __USB_PHY_TYPE utmi
509 #define CONFIG_EXTRA_ENV_SETTINGS \
510 "hwconfig=fsl_ddr:" \
511 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
513 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
515 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
516 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
517 "tftpflash=tftpboot $loadaddr $uboot && " \
518 "protect off $ubootaddr +$filesize && " \
519 "erase $ubootaddr +$filesize && " \
520 "cp.b $loadaddr $ubootaddr $filesize && " \
521 "protect on $ubootaddr +$filesize && " \
522 "cmp.b $loadaddr $ubootaddr $filesize\0" \
523 "consoledev=ttyS0\0" \
524 "ramdiskaddr=2000000\0" \
525 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
526 "fdtaddr=1e00000\0" \
527 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
531 * For emulation this causes u-boot to jump to the start of the
532 * proof point app code automatically
534 #define PROOF_POINTS \
535 "setenv bootargs root=/dev/$bdev rw " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "cpu 1 release 0x29000000 - - -;" \
538 "cpu 2 release 0x29000000 - - -;" \
539 "cpu 3 release 0x29000000 - - -;" \
540 "cpu 4 release 0x29000000 - - -;" \
541 "cpu 5 release 0x29000000 - - -;" \
542 "cpu 6 release 0x29000000 - - -;" \
543 "cpu 7 release 0x29000000 - - -;" \
547 "setenv bootargs config-addr=0x60000000; " \
548 "bootm 0x01000000 - 0x00f00000"
551 "setenv bootargs root=/dev/$bdev rw " \
552 "console=$consoledev,$baudrate $othbootargs;" \
553 "cpu 1 release 0x01000000 - - -;" \
554 "cpu 2 release 0x01000000 - - -;" \
555 "cpu 3 release 0x01000000 - - -;" \
556 "cpu 4 release 0x01000000 - - -;" \
557 "cpu 5 release 0x01000000 - - -;" \
558 "cpu 6 release 0x01000000 - - -;" \
559 "cpu 7 release 0x01000000 - - -;" \
562 #include <asm/fsl_secure_boot.h>
564 #endif /* __T2080RDB_H */