Convert CONFIG_SPL_RELOC_TEXT_BASE et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
18
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
25
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define RESET_VECTOR_OFFSET             0x27FFC
28 #define BOOT_PAGE_OFFSET                0x27000
29
30 #ifdef CONFIG_MTD_RAW_NAND
31 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
32 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
33 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
34 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
35 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
36 #endif
37 #endif
38
39 #ifdef CONFIG_SPIFLASH
40 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
41 #define CONFIG_SPL_SPI_FLASH_MINIMAL
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
46 #ifndef CONFIG_SPL_BUILD
47 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
48 #endif
49 #endif
50
51 #ifdef CONFIG_SDCARD
52 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
53 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
54 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
55 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
56 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
57 #ifndef CONFIG_SPL_BUILD
58 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
59 #endif
60 #endif
61
62 #endif /* CONFIG_RAMBOOT_PBL */
63
64 #define CONFIG_SRIO_PCIE_BOOT_MASTER
65 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
66 /* Set 1M boot space */
67 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
68 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
69                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
70 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
71 #endif
72
73 #ifndef CONFIG_RESET_VECTOR_ADDRESS
74 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
75 #endif
76
77 /*
78  * These can be toggled for performance analysis, otherwise use default.
79  */
80 #define CONFIG_SYS_CACHE_STASHING
81 #ifdef CONFIG_DDR_ECC
82 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
83 #endif
84
85 /*
86  * Config the L3 Cache as L3 SRAM
87  */
88 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
89 #define CONFIG_SYS_L3_SIZE              (512 << 10)
90 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
91 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
92
93 #define CONFIG_SYS_DCSRBAR      0xf0000000
94 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
95
96 /* EEPROM */
97 #define CONFIG_SYS_I2C_EEPROM_NXID
98 #define CONFIG_SYS_EEPROM_BUS_NUM       0
99
100 /*
101  * DDR Setup
102  */
103 #define CONFIG_VERY_BIG_RAM
104 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
105 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
106 #define CONFIG_SYS_SPD_BUS_NUM  0
107 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
108 #define SPD_EEPROM_ADDRESS1     0x51
109 #define SPD_EEPROM_ADDRESS2     0x52
110 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
111 #define CTRL_INTLV_PREFERED     cacheline
112
113 /*
114  * IFC Definitions
115  */
116 #define CONFIG_SYS_FLASH_BASE           0xe8000000
117 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
118 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
119 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
120                                 CSPR_PORT_SIZE_16 | \
121                                 CSPR_MSEL_NOR | \
122                                 CSPR_V)
123 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
124
125 /* NOR Flash Timing Params */
126 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
127
128 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
129                                 FTIM0_NOR_TEADC(0x5) | \
130                                 FTIM0_NOR_TEAHC(0x5))
131 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
132                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
133                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
134 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
135                                 FTIM2_NOR_TCH(0x4) | \
136                                 FTIM2_NOR_TWPH(0x0E) | \
137                                 FTIM2_NOR_TWP(0x1c))
138 #define CONFIG_SYS_NOR_FTIM3    0x0
139
140 #define CONFIG_SYS_FLASH_QUIET_TEST
141 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
142
143 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
144 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
145 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
146 #define CONFIG_SYS_FLASH_EMPTY_INFO
147 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
148
149 /* CPLD on IFC */
150 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
151 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
152 #define CONFIG_SYS_CSPR2_EXT    (0xf)
153 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
154                                 | CSPR_PORT_SIZE_8 \
155                                 | CSPR_MSEL_GPCM \
156                                 | CSPR_V)
157 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
158 #define CONFIG_SYS_CSOR2        0x0
159
160 /* CPLD Timing parameters for IFC CS2 */
161 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
162                                         FTIM0_GPCM_TEADC(0x0e) | \
163                                         FTIM0_GPCM_TEAHC(0x0e))
164 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
165                                         FTIM1_GPCM_TRAD(0x1f))
166 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
167                                         FTIM2_GPCM_TCH(0x8) | \
168                                         FTIM2_GPCM_TWP(0x1f))
169 #define CONFIG_SYS_CS2_FTIM3            0x0
170
171 /* NAND Flash on IFC */
172 #define CONFIG_SYS_NAND_BASE            0xff800000
173 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
174
175 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
176 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
177                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
178                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
179                                 | CSPR_V)
180 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
181
182 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
183                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
184                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
185                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
186                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
187                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
188                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
189
190 /* ONFI NAND Flash mode0 Timing Params */
191 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
192                                         FTIM0_NAND_TWP(0x18)    | \
193                                         FTIM0_NAND_TWCHT(0x07)  | \
194                                         FTIM0_NAND_TWH(0x0a))
195 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
196                                         FTIM1_NAND_TWBE(0x39)   | \
197                                         FTIM1_NAND_TRR(0x0e)    | \
198                                         FTIM1_NAND_TRP(0x18))
199 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
200                                         FTIM2_NAND_TREH(0x0a)   | \
201                                         FTIM2_NAND_TWHRE(0x1e))
202 #define CONFIG_SYS_NAND_FTIM3           0x0
203
204 #define CONFIG_SYS_NAND_DDR_LAW         11
205 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
206 #define CONFIG_SYS_MAX_NAND_DEVICE      1
207
208 #if defined(CONFIG_MTD_RAW_NAND)
209 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
210 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
211 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
212 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
213 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
214 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
215 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
216 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
217 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
218 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
219 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
220 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
221 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
222 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
223 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
224 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
225 #else
226 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
227 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
228 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
229 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
230 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
231 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
232 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
233 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
234 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
235 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
236 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
237 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
238 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
239 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
240 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
241 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
242 #endif
243
244 #if defined(CONFIG_RAMBOOT_PBL)
245 #define CONFIG_SYS_RAMBOOT
246 #endif
247
248 #define CONFIG_HWCONFIG
249
250 /* define to use L1 as initial stack */
251 #define CONFIG_L1_INIT_RAM
252 #define CONFIG_SYS_INIT_RAM_LOCK
253 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
254 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
255 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
256 /* The assembler doesn't like typecast */
257 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
258                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
259                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
260 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
261 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
262 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
263
264 /*
265  * Serial Port
266  */
267 #define CONFIG_SYS_NS16550_SERIAL
268 #define CONFIG_SYS_NS16550_REG_SIZE     1
269 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
270 #define CONFIG_SYS_BAUDRATE_TABLE       \
271         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
272 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
273 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
274 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
275 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
276
277 /*
278  * I2C
279  */
280
281 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
282 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
283 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
284 #define I2C_MUX_CH_DEFAULT      0x8
285
286 #define I2C_MUX_CH_VOL_MONITOR  0xa
287
288 /* The lowest and highest voltage allowed for T208xRDB */
289 #define VDD_MV_MIN                      819
290 #define VDD_MV_MAX                      1212
291
292 /*
293  * RapidIO
294  */
295 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
296 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
297 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
298 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
299 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
300 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
301 /*
302  * for slave u-boot IMAGE instored in master memory space,
303  * PHYS must be aligned based on the SIZE
304  */
305 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
306 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
307 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
308 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
309 /*
310  * for slave UCODE and ENV instored in master memory space,
311  * PHYS must be aligned based on the SIZE
312  */
313 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
314 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
315 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
316
317 /* slave core release by master*/
318 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
319 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
320
321 /*
322  * SRIO_PCIE_BOOT - SLAVE
323  */
324 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
325 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
326 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
327                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
328 #endif
329
330 /*
331  * eSPI - Enhanced SPI
332  */
333
334 /*
335  * General PCI
336  * Memory space is mapped 1-1, but I/O space must start from 0.
337  */
338 #define CONFIG_PCIE1            /* PCIE controller 1 */
339 #define CONFIG_PCIE2            /* PCIE controller 2 */
340 #define CONFIG_PCIE3            /* PCIE controller 3 */
341 #define CONFIG_PCIE4            /* PCIE controller 4 */
342 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
343 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
344 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
345 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
346 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
347
348 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
349 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
350 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
351 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
352 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
353
354 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
355 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
356 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
357 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
358 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
359
360 /* controller 4, Base address 203000 */
361 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
362 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
363 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
364
365 #ifdef CONFIG_PCI
366 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
367 #endif
368
369 /* Qman/Bman */
370 #ifndef CONFIG_NOBQFMAN
371 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
372 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
373 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
374 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
375 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
376 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
377 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
378 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
379 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
380                                         CONFIG_SYS_BMAN_CENA_SIZE)
381 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
382 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
383 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
384 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
385 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
386 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
387 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
388 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
389 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
390 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
391 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
392                                         CONFIG_SYS_QMAN_CENA_SIZE)
393 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
394 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
395
396 #define CONFIG_SYS_DPAA_FMAN
397 #define CONFIG_SYS_DPAA_PME
398 #define CONFIG_SYS_PMAN
399 #define CONFIG_SYS_DPAA_DCE
400 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
401 #define CONFIG_SYS_INTERLAKEN
402
403 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
404 #endif /* CONFIG_NOBQFMAN */
405
406 #ifdef CONFIG_SYS_DPAA_FMAN
407 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
408 #define RGMII_PHY2_ADDR         0x02
409 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
410 #define CORTINA_PHY_ADDR2       0x0d
411 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
412 #define FM1_10GEC3_PHY_ADDR     0x00
413 #define FM1_10GEC4_PHY_ADDR     0x01
414 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
415 #define AQR113C_PHY_ADDR1       0x00
416 #define AQR113C_PHY_ADDR2       0x08
417 #endif
418
419 /*
420  * SATA
421  */
422 #ifdef CONFIG_FSL_SATA_V2
423 #define CONFIG_SATA1
424 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
425 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
426 #define CONFIG_SATA2
427 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
428 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
429 #define CONFIG_LBA48
430 #endif
431
432 /*
433  * USB
434  */
435 #ifdef CONFIG_USB_EHCI_HCD
436 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
437 #define CONFIG_HAS_FSL_DR_USB
438 #endif
439
440 /*
441  * SDHC
442  */
443 #ifdef CONFIG_MMC
444 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
445 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
446 #endif
447
448 /*
449  * Dynamic MTD Partition support with mtdparts
450  */
451
452 /*
453  * Environment
454  */
455
456 /*
457  * Miscellaneous configurable options
458  */
459
460 /*
461  * For booting Linux, the board info and command line data
462  * have to be in the first 64 MB of memory, since this is
463  * the maximum mapped by the Linux kernel during initialization.
464  */
465 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
466 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
467
468 /*
469  * Environment Configuration
470  */
471 #define CONFIG_ROOTPATH  "/opt/nfsroot"
472 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
473
474 #define __USB_PHY_TYPE          utmi
475
476 #define CONFIG_EXTRA_ENV_SETTINGS                               \
477         "hwconfig=fsl_ddr:"                                     \
478         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
479         "bank_intlv=auto;"                                      \
480         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
481         "netdev=eth0\0"                                         \
482         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
483         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
484         "tftpflash=tftpboot $loadaddr $uboot && "               \
485         "protect off $ubootaddr +$filesize && "                 \
486         "erase $ubootaddr +$filesize && "                       \
487         "cp.b $loadaddr $ubootaddr $filesize && "               \
488         "protect on $ubootaddr +$filesize && "                  \
489         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
490         "consoledev=ttyS0\0"                                    \
491         "ramdiskaddr=2000000\0"                                 \
492         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
493         "fdtaddr=1e00000\0"                                     \
494         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
495         "bdev=sda3\0"
496
497 /*
498  * For emulation this causes u-boot to jump to the start of the
499  * proof point app code automatically
500  */
501 #define PROOF_POINTS                            \
502         "setenv bootargs root=/dev/$bdev rw "           \
503         "console=$consoledev,$baudrate $othbootargs;"   \
504         "cpu 1 release 0x29000000 - - -;"               \
505         "cpu 2 release 0x29000000 - - -;"               \
506         "cpu 3 release 0x29000000 - - -;"               \
507         "cpu 4 release 0x29000000 - - -;"               \
508         "cpu 5 release 0x29000000 - - -;"               \
509         "cpu 6 release 0x29000000 - - -;"               \
510         "cpu 7 release 0x29000000 - - -;"               \
511         "go 0x29000000"
512
513 #define HVBOOT                          \
514         "setenv bootargs config-addr=0x60000000; "      \
515         "bootm 0x01000000 - 0x00f00000"
516
517 #define ALU                             \
518         "setenv bootargs root=/dev/$bdev rw "           \
519         "console=$consoledev,$baudrate $othbootargs;"   \
520         "cpu 1 release 0x01000000 - - -;"               \
521         "cpu 2 release 0x01000000 - - -;"               \
522         "cpu 3 release 0x01000000 - - -;"               \
523         "cpu 4 release 0x01000000 - - -;"               \
524         "cpu 5 release 0x01000000 - - -;"               \
525         "cpu 6 release 0x01000000 - - -;"               \
526         "cpu 7 release 0x01000000 - - -;"               \
527         "go 0x01000000"
528
529 #include <asm/fsl_secure_boot.h>
530
531 #endif  /* __T2080RDB_H */