1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T2080 RDB/PCIe board configuration file
14 #include <linux/stringify.h>
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
23 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define RESET_VECTOR_OFFSET 0x27FFC
28 #define BOOT_PAGE_OFFSET 0x27000
30 #ifdef CONFIG_MTD_RAW_NAND
31 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
32 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
33 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
34 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
35 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
39 #ifdef CONFIG_SPIFLASH
40 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
41 #define CONFIG_SPL_SPI_FLASH_MINIMAL
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
46 #ifndef CONFIG_SPL_BUILD
47 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
52 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
53 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
54 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
55 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
56 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
57 #ifndef CONFIG_SPL_BUILD
58 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
62 #endif /* CONFIG_RAMBOOT_PBL */
64 #define CONFIG_SRIO_PCIE_BOOT_MASTER
65 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
66 /* Set 1M boot space */
67 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
68 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
69 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
70 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
73 #ifndef CONFIG_RESET_VECTOR_ADDRESS
74 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
78 * These can be toggled for performance analysis, otherwise use default.
80 #define CONFIG_SYS_CACHE_STASHING
82 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
86 * Config the L3 Cache as L3 SRAM
88 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
89 #define CONFIG_SYS_L3_SIZE (512 << 10)
90 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
91 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
92 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
93 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
94 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
96 #define CONFIG_SYS_DCSRBAR 0xf0000000
97 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
100 #define CONFIG_SYS_I2C_EEPROM_NXID
101 #define CONFIG_SYS_EEPROM_BUS_NUM 0
106 #define CONFIG_VERY_BIG_RAM
107 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
108 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
109 #define CONFIG_SYS_SPD_BUS_NUM 0
110 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
111 #define SPD_EEPROM_ADDRESS1 0x51
112 #define SPD_EEPROM_ADDRESS2 0x52
113 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
114 #define CTRL_INTLV_PREFERED cacheline
119 #define CONFIG_SYS_FLASH_BASE 0xe8000000
120 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
121 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
122 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
123 CSPR_PORT_SIZE_16 | \
126 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
128 /* NOR Flash Timing Params */
129 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
131 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
132 FTIM0_NOR_TEADC(0x5) | \
133 FTIM0_NOR_TEAHC(0x5))
134 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
135 FTIM1_NOR_TRAD_NOR(0x1A) |\
136 FTIM1_NOR_TSEQRAD_NOR(0x13))
137 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
138 FTIM2_NOR_TCH(0x4) | \
139 FTIM2_NOR_TWPH(0x0E) | \
141 #define CONFIG_SYS_NOR_FTIM3 0x0
143 #define CONFIG_SYS_FLASH_QUIET_TEST
144 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
146 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
147 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
148 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
149 #define CONFIG_SYS_FLASH_EMPTY_INFO
150 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
153 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
154 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
155 #define CONFIG_SYS_CSPR2_EXT (0xf)
156 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
160 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
161 #define CONFIG_SYS_CSOR2 0x0
163 /* CPLD Timing parameters for IFC CS2 */
164 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
165 FTIM0_GPCM_TEADC(0x0e) | \
166 FTIM0_GPCM_TEAHC(0x0e))
167 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
168 FTIM1_GPCM_TRAD(0x1f))
169 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
170 FTIM2_GPCM_TCH(0x8) | \
171 FTIM2_GPCM_TWP(0x1f))
172 #define CONFIG_SYS_CS2_FTIM3 0x0
174 /* NAND Flash on IFC */
175 #define CONFIG_SYS_NAND_BASE 0xff800000
176 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
178 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
179 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
180 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
181 | CSPR_MSEL_NAND /* MSEL = NAND */ \
183 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
185 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
186 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
187 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
188 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
189 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
190 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
191 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
193 /* ONFI NAND Flash mode0 Timing Params */
194 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
195 FTIM0_NAND_TWP(0x18) | \
196 FTIM0_NAND_TWCHT(0x07) | \
197 FTIM0_NAND_TWH(0x0a))
198 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
199 FTIM1_NAND_TWBE(0x39) | \
200 FTIM1_NAND_TRR(0x0e) | \
201 FTIM1_NAND_TRP(0x18))
202 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
203 FTIM2_NAND_TREH(0x0a) | \
204 FTIM2_NAND_TWHRE(0x1e))
205 #define CONFIG_SYS_NAND_FTIM3 0x0
207 #define CONFIG_SYS_NAND_DDR_LAW 11
208 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
209 #define CONFIG_SYS_MAX_NAND_DEVICE 1
211 #if defined(CONFIG_MTD_RAW_NAND)
212 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
213 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
214 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
215 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
216 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
217 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
218 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
219 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
220 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
221 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
222 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
223 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
224 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
225 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
226 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
227 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
229 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
230 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
231 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
232 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
233 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
234 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
235 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
236 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
237 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
238 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
239 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
240 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
241 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
242 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
243 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
244 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
247 #if defined(CONFIG_RAMBOOT_PBL)
248 #define CONFIG_SYS_RAMBOOT
251 #define CONFIG_HWCONFIG
253 /* define to use L1 as initial stack */
254 #define CONFIG_L1_INIT_RAM
255 #define CONFIG_SYS_INIT_RAM_LOCK
256 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
257 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
258 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
259 /* The assembler doesn't like typecast */
260 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
261 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
262 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
263 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
264 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
265 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
270 #define CONFIG_SYS_NS16550_SERIAL
271 #define CONFIG_SYS_NS16550_REG_SIZE 1
272 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
273 #define CONFIG_SYS_BAUDRATE_TABLE \
274 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
275 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
276 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
277 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
278 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
284 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
285 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
286 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
287 #define I2C_MUX_CH_DEFAULT 0x8
289 #define I2C_MUX_CH_VOL_MONITOR 0xa
291 /* The lowest and highest voltage allowed for T208xRDB */
292 #define VDD_MV_MIN 819
293 #define VDD_MV_MAX 1212
298 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
299 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
300 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
301 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
302 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
303 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
305 * for slave u-boot IMAGE instored in master memory space,
306 * PHYS must be aligned based on the SIZE
308 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
309 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
310 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
311 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
313 * for slave UCODE and ENV instored in master memory space,
314 * PHYS must be aligned based on the SIZE
316 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
317 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
318 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
320 /* slave core release by master*/
321 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
322 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
325 * SRIO_PCIE_BOOT - SLAVE
327 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
328 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
329 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
330 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
334 * eSPI - Enhanced SPI
339 * Memory space is mapped 1-1, but I/O space must start from 0.
341 #define CONFIG_PCIE1 /* PCIE controller 1 */
342 #define CONFIG_PCIE2 /* PCIE controller 2 */
343 #define CONFIG_PCIE3 /* PCIE controller 3 */
344 #define CONFIG_PCIE4 /* PCIE controller 4 */
345 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
346 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
347 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
348 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
349 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
351 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
352 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
353 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
354 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
355 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
357 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
358 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
359 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
360 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
361 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
363 /* controller 4, Base address 203000 */
364 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
365 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
366 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
369 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
373 #ifndef CONFIG_NOBQFMAN
374 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
375 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
376 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
377 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
378 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
379 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
380 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
381 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
382 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
383 CONFIG_SYS_BMAN_CENA_SIZE)
384 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
385 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
386 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
387 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
388 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
389 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
390 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
391 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
392 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
393 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
394 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
395 CONFIG_SYS_QMAN_CENA_SIZE)
396 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
397 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
399 #define CONFIG_SYS_DPAA_FMAN
400 #define CONFIG_SYS_DPAA_PME
401 #define CONFIG_SYS_PMAN
402 #define CONFIG_SYS_DPAA_DCE
403 #define CONFIG_SYS_DPAA_RMAN /* RMan */
404 #define CONFIG_SYS_INTERLAKEN
406 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
407 #endif /* CONFIG_NOBQFMAN */
409 #ifdef CONFIG_SYS_DPAA_FMAN
410 #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
411 #define RGMII_PHY2_ADDR 0x02
412 #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
413 #define CORTINA_PHY_ADDR2 0x0d
414 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
415 #define FM1_10GEC3_PHY_ADDR 0x00
416 #define FM1_10GEC4_PHY_ADDR 0x01
417 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
418 #define AQR113C_PHY_ADDR1 0x00
419 #define AQR113C_PHY_ADDR2 0x08
425 #ifdef CONFIG_FSL_SATA_V2
427 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
428 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
430 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
431 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
438 #ifdef CONFIG_USB_EHCI_HCD
439 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
440 #define CONFIG_HAS_FSL_DR_USB
447 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
448 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
452 * Dynamic MTD Partition support with mtdparts
460 * Miscellaneous configurable options
464 * For booting Linux, the board info and command line data
465 * have to be in the first 64 MB of memory, since this is
466 * the maximum mapped by the Linux kernel during initialization.
468 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
469 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
472 * Environment Configuration
474 #define CONFIG_ROOTPATH "/opt/nfsroot"
475 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
477 #define __USB_PHY_TYPE utmi
479 #define CONFIG_EXTRA_ENV_SETTINGS \
480 "hwconfig=fsl_ddr:" \
481 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
483 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
485 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
486 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
487 "tftpflash=tftpboot $loadaddr $uboot && " \
488 "protect off $ubootaddr +$filesize && " \
489 "erase $ubootaddr +$filesize && " \
490 "cp.b $loadaddr $ubootaddr $filesize && " \
491 "protect on $ubootaddr +$filesize && " \
492 "cmp.b $loadaddr $ubootaddr $filesize\0" \
493 "consoledev=ttyS0\0" \
494 "ramdiskaddr=2000000\0" \
495 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
496 "fdtaddr=1e00000\0" \
497 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
501 * For emulation this causes u-boot to jump to the start of the
502 * proof point app code automatically
504 #define PROOF_POINTS \
505 "setenv bootargs root=/dev/$bdev rw " \
506 "console=$consoledev,$baudrate $othbootargs;" \
507 "cpu 1 release 0x29000000 - - -;" \
508 "cpu 2 release 0x29000000 - - -;" \
509 "cpu 3 release 0x29000000 - - -;" \
510 "cpu 4 release 0x29000000 - - -;" \
511 "cpu 5 release 0x29000000 - - -;" \
512 "cpu 6 release 0x29000000 - - -;" \
513 "cpu 7 release 0x29000000 - - -;" \
517 "setenv bootargs config-addr=0x60000000; " \
518 "bootm 0x01000000 - 0x00f00000"
521 "setenv bootargs root=/dev/$bdev rw " \
522 "console=$consoledev,$baudrate $othbootargs;" \
523 "cpu 1 release 0x01000000 - - -;" \
524 "cpu 2 release 0x01000000 - - -;" \
525 "cpu 3 release 0x01000000 - - -;" \
526 "cpu 4 release 0x01000000 - - -;" \
527 "cpu 5 release 0x01000000 - - -;" \
528 "cpu 6 release 0x01000000 - - -;" \
529 "cpu 7 release 0x01000000 - - -;" \
532 #include <asm/fsl_secure_boot.h>
534 #endif /* __T2080RDB_H */