Merge tag 'xilinx-for-v2022.07-rc4' of https://source.denx.de/u-boot/custodians/u...
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #define CONFIG_FSL_SATA_V2
18
19 /* High Level Configuration Options */
20 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
24 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
25
26 #ifdef CONFIG_RAMBOOT_PBL
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_PAD_TO               0x40000
29 #define CONFIG_SPL_MAX_SIZE             0x28000
30 #define RESET_VECTOR_OFFSET             0x27FFC
31 #define BOOT_PAGE_OFFSET                0x27000
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_SKIP_RELOCATE
34 #define CONFIG_SPL_COMMON_INIT_DDR
35 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
36 #endif
37
38 #ifdef CONFIG_MTD_RAW_NAND
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
43 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
44 #endif
45 #endif
46
47 #ifdef CONFIG_SPIFLASH
48 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
49 #define CONFIG_SPL_SPI_FLASH_MINIMAL
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
54 #ifndef CONFIG_SPL_BUILD
55 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
56 #endif
57 #endif
58
59 #ifdef CONFIG_SDCARD
60 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
61 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
62 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
63 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
64 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
65 #ifndef CONFIG_SPL_BUILD
66 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
67 #endif
68 #endif
69
70 #endif /* CONFIG_RAMBOOT_PBL */
71
72 #define CONFIG_SRIO_PCIE_BOOT_MASTER
73 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
74 /* Set 1M boot space */
75 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
76 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
77                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
78 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
79 #endif
80
81 #ifndef CONFIG_RESET_VECTOR_ADDRESS
82 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
83 #endif
84
85 /*
86  * These can be toggled for performance analysis, otherwise use default.
87  */
88 #define CONFIG_SYS_CACHE_STASHING
89 #ifdef CONFIG_DDR_ECC
90 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
91 #endif
92
93 /*
94  * Config the L3 Cache as L3 SRAM
95  */
96 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
97 #define CONFIG_SYS_L3_SIZE              (512 << 10)
98 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
99 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
100 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
101 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
102 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
103
104 #define CONFIG_SYS_DCSRBAR      0xf0000000
105 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
106
107 /* EEPROM */
108 #define CONFIG_SYS_I2C_EEPROM_NXID
109 #define CONFIG_SYS_EEPROM_BUS_NUM       0
110
111 /*
112  * DDR Setup
113  */
114 #define CONFIG_VERY_BIG_RAM
115 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
116 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
117 #define CONFIG_SYS_SPD_BUS_NUM  0
118 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
119 #define SPD_EEPROM_ADDRESS1     0x51
120 #define SPD_EEPROM_ADDRESS2     0x52
121 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
122 #define CTRL_INTLV_PREFERED     cacheline
123
124 /*
125  * IFC Definitions
126  */
127 #define CONFIG_SYS_FLASH_BASE           0xe8000000
128 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
129 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
130 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
131                                 CSPR_PORT_SIZE_16 | \
132                                 CSPR_MSEL_NOR | \
133                                 CSPR_V)
134 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
135
136 /* NOR Flash Timing Params */
137 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
138
139 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
140                                 FTIM0_NOR_TEADC(0x5) | \
141                                 FTIM0_NOR_TEAHC(0x5))
142 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
143                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
144                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
145 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
146                                 FTIM2_NOR_TCH(0x4) | \
147                                 FTIM2_NOR_TWPH(0x0E) | \
148                                 FTIM2_NOR_TWP(0x1c))
149 #define CONFIG_SYS_NOR_FTIM3    0x0
150
151 #define CONFIG_SYS_FLASH_QUIET_TEST
152 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
153
154 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
155 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
156 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
157 #define CONFIG_SYS_FLASH_EMPTY_INFO
158 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
159
160 /* CPLD on IFC */
161 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
162 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
163 #define CONFIG_SYS_CSPR2_EXT    (0xf)
164 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
165                                 | CSPR_PORT_SIZE_8 \
166                                 | CSPR_MSEL_GPCM \
167                                 | CSPR_V)
168 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
169 #define CONFIG_SYS_CSOR2        0x0
170
171 /* CPLD Timing parameters for IFC CS2 */
172 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
173                                         FTIM0_GPCM_TEADC(0x0e) | \
174                                         FTIM0_GPCM_TEAHC(0x0e))
175 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
176                                         FTIM1_GPCM_TRAD(0x1f))
177 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
178                                         FTIM2_GPCM_TCH(0x8) | \
179                                         FTIM2_GPCM_TWP(0x1f))
180 #define CONFIG_SYS_CS2_FTIM3            0x0
181
182 /* NAND Flash on IFC */
183 #define CONFIG_SYS_NAND_BASE            0xff800000
184 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
185
186 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
187 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
189                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
190                                 | CSPR_V)
191 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
192
193 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
194                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
195                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
196                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
197                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
198                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
199                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
200
201 /* ONFI NAND Flash mode0 Timing Params */
202 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
203                                         FTIM0_NAND_TWP(0x18)    | \
204                                         FTIM0_NAND_TWCHT(0x07)  | \
205                                         FTIM0_NAND_TWH(0x0a))
206 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
207                                         FTIM1_NAND_TWBE(0x39)   | \
208                                         FTIM1_NAND_TRR(0x0e)    | \
209                                         FTIM1_NAND_TRP(0x18))
210 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
211                                         FTIM2_NAND_TREH(0x0a)   | \
212                                         FTIM2_NAND_TWHRE(0x1e))
213 #define CONFIG_SYS_NAND_FTIM3           0x0
214
215 #define CONFIG_SYS_NAND_DDR_LAW         11
216 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
217 #define CONFIG_SYS_MAX_NAND_DEVICE      1
218
219 #if defined(CONFIG_MTD_RAW_NAND)
220 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
221 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
222 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
223 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
224 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
228 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
230 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
236 #else
237 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
238 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
239 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
240 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
241 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
242 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
243 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
244 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
245 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
246 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
247 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
248 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
249 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
250 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
251 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
252 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
253 #endif
254
255 #if defined(CONFIG_RAMBOOT_PBL)
256 #define CONFIG_SYS_RAMBOOT
257 #endif
258
259 #define CONFIG_HWCONFIG
260
261 /* define to use L1 as initial stack */
262 #define CONFIG_L1_INIT_RAM
263 #define CONFIG_SYS_INIT_RAM_LOCK
264 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
265 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
266 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
267 /* The assembler doesn't like typecast */
268 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
269                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
270                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
271 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
272 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
273                                                 GENERATED_GBL_DATA_SIZE)
274 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
275 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
276
277 /*
278  * Serial Port
279  */
280 #define CONFIG_SYS_NS16550_SERIAL
281 #define CONFIG_SYS_NS16550_REG_SIZE     1
282 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
283 #define CONFIG_SYS_BAUDRATE_TABLE       \
284         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
285 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
286 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
287 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
288 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
289
290 /*
291  * I2C
292  */
293
294 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
295 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
296 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
297 #define I2C_MUX_CH_DEFAULT      0x8
298
299 #define I2C_MUX_CH_VOL_MONITOR  0xa
300
301 /* The lowest and highest voltage allowed for T208xRDB */
302 #define VDD_MV_MIN                      819
303 #define VDD_MV_MAX                      1212
304
305 /*
306  * RapidIO
307  */
308 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
309 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
310 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
311 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
312 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
313 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
314 /*
315  * for slave u-boot IMAGE instored in master memory space,
316  * PHYS must be aligned based on the SIZE
317  */
318 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
319 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
320 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
321 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
322 /*
323  * for slave UCODE and ENV instored in master memory space,
324  * PHYS must be aligned based on the SIZE
325  */
326 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
327 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
328 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
329
330 /* slave core release by master*/
331 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
332 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
333
334 /*
335  * SRIO_PCIE_BOOT - SLAVE
336  */
337 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
338 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
339 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
340                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
341 #endif
342
343 /*
344  * eSPI - Enhanced SPI
345  */
346
347 /*
348  * General PCI
349  * Memory space is mapped 1-1, but I/O space must start from 0.
350  */
351 #define CONFIG_PCIE1            /* PCIE controller 1 */
352 #define CONFIG_PCIE2            /* PCIE controller 2 */
353 #define CONFIG_PCIE3            /* PCIE controller 3 */
354 #define CONFIG_PCIE4            /* PCIE controller 4 */
355 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
356 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
357 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
358 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
359 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
360
361 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
362 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
363 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
364 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
365 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
366
367 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
368 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
369 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
370 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
371 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
372
373 /* controller 4, Base address 203000 */
374 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
375 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
376 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
377
378 #ifdef CONFIG_PCI
379 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
380 #endif
381
382 /* Qman/Bman */
383 #ifndef CONFIG_NOBQFMAN
384 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
385 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
386 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
387 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
388 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
389 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
390 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
391 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
392 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
393                                         CONFIG_SYS_BMAN_CENA_SIZE)
394 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
395 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
396 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
397 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
398 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
399 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
400 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
401 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
402 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
403 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
404 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
405                                         CONFIG_SYS_QMAN_CENA_SIZE)
406 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
407 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
408
409 #define CONFIG_SYS_DPAA_FMAN
410 #define CONFIG_SYS_DPAA_PME
411 #define CONFIG_SYS_PMAN
412 #define CONFIG_SYS_DPAA_DCE
413 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
414 #define CONFIG_SYS_INTERLAKEN
415
416 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
417 #endif /* CONFIG_NOBQFMAN */
418
419 #ifdef CONFIG_SYS_DPAA_FMAN
420 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
421 #define RGMII_PHY2_ADDR         0x02
422 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
423 #define CORTINA_PHY_ADDR2       0x0d
424 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
425 #define FM1_10GEC3_PHY_ADDR     0x00
426 #define FM1_10GEC4_PHY_ADDR     0x01
427 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
428 #define AQR113C_PHY_ADDR1       0x00
429 #define AQR113C_PHY_ADDR2       0x08
430 #endif
431
432 /*
433  * SATA
434  */
435 #ifdef CONFIG_FSL_SATA_V2
436 #define CONFIG_SATA1
437 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
438 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
439 #define CONFIG_SATA2
440 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
441 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
442 #define CONFIG_LBA48
443 #endif
444
445 /*
446  * USB
447  */
448 #ifdef CONFIG_USB_EHCI_HCD
449 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
450 #define CONFIG_HAS_FSL_DR_USB
451 #endif
452
453 /*
454  * SDHC
455  */
456 #ifdef CONFIG_MMC
457 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
458 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
459 #endif
460
461 /*
462  * Dynamic MTD Partition support with mtdparts
463  */
464
465 /*
466  * Environment
467  */
468
469 /*
470  * Miscellaneous configurable options
471  */
472
473 /*
474  * For booting Linux, the board info and command line data
475  * have to be in the first 64 MB of memory, since this is
476  * the maximum mapped by the Linux kernel during initialization.
477  */
478 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
479 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
480
481 /*
482  * Environment Configuration
483  */
484 #define CONFIG_ROOTPATH  "/opt/nfsroot"
485 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
486
487 #define __USB_PHY_TYPE          utmi
488
489 #define CONFIG_EXTRA_ENV_SETTINGS                               \
490         "hwconfig=fsl_ddr:"                                     \
491         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
492         "bank_intlv=auto;"                                      \
493         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
494         "netdev=eth0\0"                                         \
495         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
496         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
497         "tftpflash=tftpboot $loadaddr $uboot && "               \
498         "protect off $ubootaddr +$filesize && "                 \
499         "erase $ubootaddr +$filesize && "                       \
500         "cp.b $loadaddr $ubootaddr $filesize && "               \
501         "protect on $ubootaddr +$filesize && "                  \
502         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
503         "consoledev=ttyS0\0"                                    \
504         "ramdiskaddr=2000000\0"                                 \
505         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
506         "fdtaddr=1e00000\0"                                     \
507         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
508         "bdev=sda3\0"
509
510 /*
511  * For emulation this causes u-boot to jump to the start of the
512  * proof point app code automatically
513  */
514 #define PROOF_POINTS                            \
515         "setenv bootargs root=/dev/$bdev rw "           \
516         "console=$consoledev,$baudrate $othbootargs;"   \
517         "cpu 1 release 0x29000000 - - -;"               \
518         "cpu 2 release 0x29000000 - - -;"               \
519         "cpu 3 release 0x29000000 - - -;"               \
520         "cpu 4 release 0x29000000 - - -;"               \
521         "cpu 5 release 0x29000000 - - -;"               \
522         "cpu 6 release 0x29000000 - - -;"               \
523         "cpu 7 release 0x29000000 - - -;"               \
524         "go 0x29000000"
525
526 #define HVBOOT                          \
527         "setenv bootargs config-addr=0x60000000; "      \
528         "bootm 0x01000000 - 0x00f00000"
529
530 #define ALU                             \
531         "setenv bootargs root=/dev/$bdev rw "           \
532         "console=$consoledev,$baudrate $othbootargs;"   \
533         "cpu 1 release 0x01000000 - - -;"               \
534         "cpu 2 release 0x01000000 - - -;"               \
535         "cpu 3 release 0x01000000 - - -;"               \
536         "cpu 4 release 0x01000000 - - -;"               \
537         "cpu 5 release 0x01000000 - - -;"               \
538         "cpu 6 release 0x01000000 - - -;"               \
539         "cpu 7 release 0x01000000 - - -;"               \
540         "go 0x01000000"
541
542 #include <asm/fsl_secure_boot.h>
543
544 #endif  /* __T2080RDB_H */