2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * T2080 RDB/PCIe board configuration file
14 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
15 #define CONFIG_USB_EHCI
16 #define CONFIG_FSL_SATA_V2
18 /* High Level Configuration Options */
19 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
20 #define CONFIG_MP /* support multiple processors */
21 #define CONFIG_ENABLE_36BIT_PHYS
23 #ifdef CONFIG_PHYS_64BIT
24 #define CONFIG_ADDR_MAP 1
25 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
28 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
30 #define CONFIG_FSL_IFC /* Enable IFC Support */
31 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
32 #define CONFIG_ENV_OVERWRITE
34 #ifdef CONFIG_RAMBOOT_PBL
35 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
37 #define CONFIG_SPL_FLUSH_IMAGE
38 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
39 #define CONFIG_SYS_TEXT_BASE 0x00201000
40 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
41 #define CONFIG_SPL_PAD_TO 0x40000
42 #define CONFIG_SPL_MAX_SIZE 0x28000
43 #define RESET_VECTOR_OFFSET 0x27FFC
44 #define BOOT_PAGE_OFFSET 0x27000
45 #ifdef CONFIG_SPL_BUILD
46 #define CONFIG_SPL_SKIP_RELOCATE
47 #define CONFIG_SPL_COMMON_INIT_DDR
48 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
49 #define CONFIG_SYS_NO_FLASH
53 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
54 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
55 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
56 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
57 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
58 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg
59 #define CONFIG_SPL_NAND_BOOT
62 #ifdef CONFIG_SPIFLASH
63 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
64 #define CONFIG_SPL_SPI_FLASH_MINIMAL
65 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
66 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
67 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
68 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
69 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
70 #ifndef CONFIG_SPL_BUILD
71 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
73 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg
74 #define CONFIG_SPL_SPI_BOOT
78 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
79 #define CONFIG_SPL_MMC_MINIMAL
80 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
81 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
82 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
83 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
84 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
85 #ifndef CONFIG_SPL_BUILD
86 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
88 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg
89 #define CONFIG_SPL_MMC_BOOT
92 #endif /* CONFIG_RAMBOOT_PBL */
94 #define CONFIG_SRIO_PCIE_BOOT_MASTER
95 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
96 /* Set 1M boot space */
97 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
98 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
99 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
100 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
101 #define CONFIG_SYS_NO_FLASH
104 #ifndef CONFIG_SYS_TEXT_BASE
105 #define CONFIG_SYS_TEXT_BASE 0xeff40000
108 #ifndef CONFIG_RESET_VECTOR_ADDRESS
109 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
113 * These can be toggled for performance analysis, otherwise use default.
115 #define CONFIG_SYS_CACHE_STASHING
116 #define CONFIG_BTB /* toggle branch predition */
117 #define CONFIG_DDR_ECC
118 #ifdef CONFIG_DDR_ECC
119 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
120 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
123 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
124 #define CONFIG_SYS_MEMTEST_END 0x00400000
125 #define CONFIG_SYS_ALT_MEMTEST
127 #ifndef CONFIG_SYS_NO_FLASH
128 #define CONFIG_FLASH_CFI_DRIVER
129 #define CONFIG_SYS_FLASH_CFI
130 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
133 #if defined(CONFIG_SPIFLASH)
134 #define CONFIG_SYS_EXTRA_ENV_RELOC
135 #define CONFIG_ENV_IS_IN_SPI_FLASH
136 #define CONFIG_ENV_SPI_BUS 0
137 #define CONFIG_ENV_SPI_CS 0
138 #define CONFIG_ENV_SPI_MAX_HZ 10000000
139 #define CONFIG_ENV_SPI_MODE 0
140 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
141 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
142 #define CONFIG_ENV_SECT_SIZE 0x10000
143 #elif defined(CONFIG_SDCARD)
144 #define CONFIG_SYS_EXTRA_ENV_RELOC
145 #define CONFIG_ENV_IS_IN_MMC
146 #define CONFIG_SYS_MMC_ENV_DEV 0
147 #define CONFIG_ENV_SIZE 0x2000
148 #define CONFIG_ENV_OFFSET (512 * 0x800)
149 #elif defined(CONFIG_NAND)
150 #define CONFIG_SYS_EXTRA_ENV_RELOC
151 #define CONFIG_ENV_IS_IN_NAND
152 #define CONFIG_ENV_SIZE 0x2000
153 #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
154 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
155 #define CONFIG_ENV_IS_IN_REMOTE
156 #define CONFIG_ENV_ADDR 0xffe20000
157 #define CONFIG_ENV_SIZE 0x2000
158 #elif defined(CONFIG_ENV_IS_NOWHERE)
159 #define CONFIG_ENV_SIZE 0x2000
161 #define CONFIG_ENV_IS_IN_FLASH
162 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
163 #define CONFIG_ENV_SIZE 0x2000
164 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
168 unsigned long get_board_sys_clk(void);
169 unsigned long get_board_ddr_clk(void);
172 #define CONFIG_SYS_CLK_FREQ 66660000
173 #define CONFIG_DDR_CLK_FREQ 133330000
176 * Config the L3 Cache as L3 SRAM
178 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
179 #define CONFIG_SYS_L3_SIZE (512 << 10)
180 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
181 #ifdef CONFIG_RAMBOOT_PBL
182 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
184 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
185 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
186 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
187 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
189 #define CONFIG_SYS_DCSRBAR 0xf0000000
190 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
193 #define CONFIG_ID_EEPROM
194 #define CONFIG_SYS_I2C_EEPROM_NXID
195 #define CONFIG_SYS_EEPROM_BUS_NUM 0
196 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
197 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
202 #define CONFIG_VERY_BIG_RAM
203 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
204 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
205 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
206 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
207 #define CONFIG_DDR_SPD
208 #undef CONFIG_FSL_DDR_INTERACTIVE
209 #define CONFIG_SYS_SPD_BUS_NUM 0
210 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
211 #define SPD_EEPROM_ADDRESS1 0x51
212 #define SPD_EEPROM_ADDRESS2 0x52
213 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
214 #define CTRL_INTLV_PREFERED cacheline
219 #define CONFIG_SYS_FLASH_BASE 0xe8000000
220 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
221 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
222 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
223 CSPR_PORT_SIZE_16 | \
226 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
228 /* NOR Flash Timing Params */
229 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
231 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
232 FTIM0_NOR_TEADC(0x5) | \
233 FTIM0_NOR_TEAHC(0x5))
234 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
235 FTIM1_NOR_TRAD_NOR(0x1A) |\
236 FTIM1_NOR_TSEQRAD_NOR(0x13))
237 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
238 FTIM2_NOR_TCH(0x4) | \
239 FTIM2_NOR_TWPH(0x0E) | \
241 #define CONFIG_SYS_NOR_FTIM3 0x0
243 #define CONFIG_SYS_FLASH_QUIET_TEST
244 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
246 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
247 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
248 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
249 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
250 #define CONFIG_SYS_FLASH_EMPTY_INFO
251 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
254 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
255 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
256 #define CONFIG_SYS_CSPR2_EXT (0xf)
257 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
261 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
262 #define CONFIG_SYS_CSOR2 0x0
264 /* CPLD Timing parameters for IFC CS2 */
265 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
266 FTIM0_GPCM_TEADC(0x0e) | \
267 FTIM0_GPCM_TEAHC(0x0e))
268 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
269 FTIM1_GPCM_TRAD(0x1f))
270 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
271 FTIM2_GPCM_TCH(0x8) | \
272 FTIM2_GPCM_TWP(0x1f))
273 #define CONFIG_SYS_CS2_FTIM3 0x0
275 /* NAND Flash on IFC */
276 #define CONFIG_NAND_FSL_IFC
277 #define CONFIG_SYS_NAND_BASE 0xff800000
278 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
280 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
281 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
282 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
283 | CSPR_MSEL_NAND /* MSEL = NAND */ \
285 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
287 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
288 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
289 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
290 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
291 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
292 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
293 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
295 #define CONFIG_SYS_NAND_ONFI_DETECTION
297 /* ONFI NAND Flash mode0 Timing Params */
298 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
299 FTIM0_NAND_TWP(0x18) | \
300 FTIM0_NAND_TWCHT(0x07) | \
301 FTIM0_NAND_TWH(0x0a))
302 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
303 FTIM1_NAND_TWBE(0x39) | \
304 FTIM1_NAND_TRR(0x0e) | \
305 FTIM1_NAND_TRP(0x18))
306 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
307 FTIM2_NAND_TREH(0x0a) | \
308 FTIM2_NAND_TWHRE(0x1e))
309 #define CONFIG_SYS_NAND_FTIM3 0x0
311 #define CONFIG_SYS_NAND_DDR_LAW 11
312 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
313 #define CONFIG_SYS_MAX_NAND_DEVICE 1
314 #define CONFIG_CMD_NAND
315 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
317 #if defined(CONFIG_NAND)
318 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
319 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
320 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
321 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
322 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
323 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
324 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
325 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
326 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
327 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
328 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
329 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
330 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
331 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
332 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
333 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
335 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
336 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
337 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
338 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
339 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
340 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
341 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
342 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
343 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
344 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
345 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
346 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
347 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
348 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
349 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
350 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
353 #if defined(CONFIG_RAMBOOT_PBL)
354 #define CONFIG_SYS_RAMBOOT
357 #ifdef CONFIG_SPL_BUILD
358 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
360 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
363 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
364 #define CONFIG_MISC_INIT_R
365 #define CONFIG_HWCONFIG
367 /* define to use L1 as initial stack */
368 #define CONFIG_L1_INIT_RAM
369 #define CONFIG_SYS_INIT_RAM_LOCK
370 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
371 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
372 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
373 /* The assembler doesn't like typecast */
374 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
375 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
376 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
377 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
378 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
379 GENERATED_GBL_DATA_SIZE)
380 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
381 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
382 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
387 #define CONFIG_CONS_INDEX 1
388 #define CONFIG_SYS_NS16550_SERIAL
389 #define CONFIG_SYS_NS16550_REG_SIZE 1
390 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
391 #define CONFIG_SYS_BAUDRATE_TABLE \
392 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
393 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
394 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
395 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
396 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
401 #define CONFIG_SYS_I2C
402 #define CONFIG_SYS_I2C_FSL
403 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
404 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
405 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
406 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
407 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
408 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
409 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
410 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
411 #define CONFIG_SYS_FSL_I2C_SPEED 100000
412 #define CONFIG_SYS_FSL_I2C2_SPEED 100000
413 #define CONFIG_SYS_FSL_I2C3_SPEED 100000
414 #define CONFIG_SYS_FSL_I2C4_SPEED 100000
415 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
416 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
417 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
418 #define I2C_MUX_CH_DEFAULT 0x8
420 #define I2C_MUX_CH_VOL_MONITOR 0xa
422 #define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv"
423 #ifndef CONFIG_SPL_BUILD
426 #define CONFIG_VOL_MONITOR_IR36021_SET
427 #define CONFIG_VOL_MONITOR_IR36021_READ
428 /* The lowest and highest voltage allowed for T208xRDB */
429 #define VDD_MV_MIN 819
430 #define VDD_MV_MAX 1212
435 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
436 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
437 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
438 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
439 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
440 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
442 * for slave u-boot IMAGE instored in master memory space,
443 * PHYS must be aligned based on the SIZE
445 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
446 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
447 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
448 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
450 * for slave UCODE and ENV instored in master memory space,
451 * PHYS must be aligned based on the SIZE
453 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
454 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
455 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
457 /* slave core release by master*/
458 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
459 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
462 * SRIO_PCIE_BOOT - SLAVE
464 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
465 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
466 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
467 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
471 * eSPI - Enhanced SPI
473 #ifdef CONFIG_SPI_FLASH
474 #define CONFIG_SPI_FLASH_BAR
475 #define CONFIG_SF_DEFAULT_SPEED 10000000
476 #define CONFIG_SF_DEFAULT_MODE 0
481 * Memory space is mapped 1-1, but I/O space must start from 0.
483 #define CONFIG_PCIE1 /* PCIE controller 1 */
484 #define CONFIG_PCIE2 /* PCIE controller 2 */
485 #define CONFIG_PCIE3 /* PCIE controller 3 */
486 #define CONFIG_PCIE4 /* PCIE controller 4 */
487 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
488 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
489 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
490 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
491 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
492 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
493 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
494 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
495 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
496 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
497 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
499 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
500 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
501 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
502 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
503 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
504 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
505 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
506 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
507 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
509 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
510 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
511 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
512 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
513 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
514 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
515 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
516 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
517 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
519 /* controller 4, Base address 203000 */
520 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
521 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
522 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
523 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
524 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
525 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
526 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
529 #define CONFIG_PCI_INDIRECT_BRIDGE
530 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */
531 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
535 #ifndef CONFIG_NOBQFMAN
536 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
537 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
538 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
539 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
540 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
541 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
542 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
543 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
544 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
545 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
546 CONFIG_SYS_BMAN_CENA_SIZE)
547 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
548 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
549 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
550 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
551 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
552 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
553 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
554 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
555 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
556 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
557 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
558 CONFIG_SYS_QMAN_CENA_SIZE)
559 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
560 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
562 #define CONFIG_SYS_DPAA_FMAN
563 #define CONFIG_SYS_DPAA_PME
564 #define CONFIG_SYS_PMAN
565 #define CONFIG_SYS_DPAA_DCE
566 #define CONFIG_SYS_DPAA_RMAN /* RMan */
567 #define CONFIG_SYS_INTERLAKEN
569 /* Default address of microcode for the Linux Fman driver */
570 #if defined(CONFIG_SPIFLASH)
572 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
573 * env, so we got 0x110000.
575 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
576 #define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
577 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
578 #define CONFIG_CORTINA_FW_ADDR 0x120000
580 #elif defined(CONFIG_SDCARD)
582 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
583 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
584 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
586 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
587 #define CONFIG_SYS_CORTINA_FW_IN_MMC
588 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
589 #define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0)
591 #elif defined(CONFIG_NAND)
592 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
593 #define CONFIG_SYS_CORTINA_FW_IN_NAND
594 #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
595 #define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
596 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
598 * Slave has no ucode locally, it can fetch this from remote. When implementing
599 * in two corenet boards, slave's ucode could be stored in master's memory
600 * space, the address can be mapped from slave TLB->slave LAW->
601 * slave SRIO or PCIE outbound window->master inbound window->
602 * master LAW->the ucode address in master's memory space.
604 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
605 #define CONFIG_SYS_CORTINA_FW_IN_REMOTE
606 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
607 #define CONFIG_CORTINA_FW_ADDR 0xFFE10000
609 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
610 #define CONFIG_SYS_CORTINA_FW_IN_NOR
611 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
612 #define CONFIG_CORTINA_FW_ADDR 0xEFE00000
614 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
615 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
616 #endif /* CONFIG_NOBQFMAN */
618 #ifdef CONFIG_SYS_DPAA_FMAN
619 #define CONFIG_FMAN_ENET
620 #define CONFIG_PHYLIB_10G
621 #define CONFIG_PHY_AQUANTIA
622 #define CONFIG_PHY_CORTINA
623 #define CONFIG_PHY_REALTEK
624 #define CONFIG_CORTINA_FW_LENGTH 0x40000
625 #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
626 #define RGMII_PHY2_ADDR 0x02
627 #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
628 #define CORTINA_PHY_ADDR2 0x0d
629 #define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */
630 #define FM1_10GEC4_PHY_ADDR 0x01
633 #ifdef CONFIG_FMAN_ENET
634 #define CONFIG_MII /* MII PHY management */
635 #define CONFIG_ETHPRIME "FM1@DTSEC3"
636 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
642 #ifdef CONFIG_FSL_SATA_V2
643 #define CONFIG_LIBATA
644 #define CONFIG_FSL_SATA
645 #define CONFIG_SYS_SATA_MAX_DEVICE 2
647 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
648 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
650 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
651 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
653 #define CONFIG_CMD_SATA
659 #ifdef CONFIG_USB_EHCI
660 #define CONFIG_USB_EHCI_FSL
661 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
662 #define CONFIG_HAS_FSL_DR_USB
669 #define CONFIG_FSL_ESDHC
670 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
671 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
672 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
676 * Dynamic MTD Partition support with mtdparts
678 #ifndef CONFIG_SYS_NO_FLASH
679 #define CONFIG_MTD_DEVICE
680 #define CONFIG_MTD_PARTITIONS
681 #define CONFIG_CMD_MTDPARTS
682 #define CONFIG_FLASH_CFI_MTD
683 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
685 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
686 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
687 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \
688 "1m(uboot),5m(kernel),128k(dtb),-(user)"
696 * Command line configuration.
698 #define CONFIG_CMD_ERRATA
699 #define CONFIG_CMD_REGINFO
702 #define CONFIG_CMD_PCI
705 /* Hash command with SHA acceleration supported in hardware */
706 #ifdef CONFIG_FSL_CAAM
707 #define CONFIG_CMD_HASH
708 #define CONFIG_SHA_HW_ACCEL
712 * Miscellaneous configurable options
714 #define CONFIG_SYS_LONGHELP /* undef to save memory */
715 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
716 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
717 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
718 #ifdef CONFIG_CMD_KGDB
719 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
721 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
723 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
724 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
725 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
728 * For booting Linux, the board info and command line data
729 * have to be in the first 64 MB of memory, since this is
730 * the maximum mapped by the Linux kernel during initialization.
732 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
733 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
735 #ifdef CONFIG_CMD_KGDB
736 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
737 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
741 * Environment Configuration
743 #define CONFIG_ROOTPATH "/opt/nfsroot"
744 #define CONFIG_BOOTFILE "uImage"
745 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
747 /* default location for tftp and bootm */
748 #define CONFIG_LOADADDR 1000000
749 #define CONFIG_BAUDRATE 115200
750 #define __USB_PHY_TYPE utmi
752 #define CONFIG_EXTRA_ENV_SETTINGS \
753 "hwconfig=fsl_ddr:" \
754 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
756 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
758 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
759 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
760 "tftpflash=tftpboot $loadaddr $uboot && " \
761 "protect off $ubootaddr +$filesize && " \
762 "erase $ubootaddr +$filesize && " \
763 "cp.b $loadaddr $ubootaddr $filesize && " \
764 "protect on $ubootaddr +$filesize && " \
765 "cmp.b $loadaddr $ubootaddr $filesize\0" \
766 "consoledev=ttyS0\0" \
767 "ramdiskaddr=2000000\0" \
768 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
769 "fdtaddr=1e00000\0" \
770 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
774 * For emulation this causes u-boot to jump to the start of the
775 * proof point app code automatically
777 #define CONFIG_PROOF_POINTS \
778 "setenv bootargs root=/dev/$bdev rw " \
779 "console=$consoledev,$baudrate $othbootargs;" \
780 "cpu 1 release 0x29000000 - - -;" \
781 "cpu 2 release 0x29000000 - - -;" \
782 "cpu 3 release 0x29000000 - - -;" \
783 "cpu 4 release 0x29000000 - - -;" \
784 "cpu 5 release 0x29000000 - - -;" \
785 "cpu 6 release 0x29000000 - - -;" \
786 "cpu 7 release 0x29000000 - - -;" \
789 #define CONFIG_HVBOOT \
790 "setenv bootargs config-addr=0x60000000; " \
791 "bootm 0x01000000 - 0x00f00000"
794 "setenv bootargs root=/dev/$bdev rw " \
795 "console=$consoledev,$baudrate $othbootargs;" \
796 "cpu 1 release 0x01000000 - - -;" \
797 "cpu 2 release 0x01000000 - - -;" \
798 "cpu 3 release 0x01000000 - - -;" \
799 "cpu 4 release 0x01000000 - - -;" \
800 "cpu 5 release 0x01000000 - - -;" \
801 "cpu 6 release 0x01000000 - - -;" \
802 "cpu 7 release 0x01000000 - - -;" \
805 #define CONFIG_LINUX \
806 "setenv bootargs root=/dev/ram rw " \
807 "console=$consoledev,$baudrate $othbootargs;" \
808 "setenv ramdiskaddr 0x02000000;" \
809 "setenv fdtaddr 0x00c00000;" \
810 "setenv loadaddr 0x1000000;" \
811 "bootm $loadaddr $ramdiskaddr $fdtaddr"
813 #define CONFIG_HDBOOT \
814 "setenv bootargs root=/dev/$bdev rw " \
815 "console=$consoledev,$baudrate $othbootargs;" \
816 "tftp $loadaddr $bootfile;" \
817 "tftp $fdtaddr $fdtfile;" \
818 "bootm $loadaddr - $fdtaddr"
820 #define CONFIG_NFSBOOTCOMMAND \
821 "setenv bootargs root=/dev/nfs rw " \
822 "nfsroot=$serverip:$rootpath " \
823 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
824 "console=$consoledev,$baudrate $othbootargs;" \
825 "tftp $loadaddr $bootfile;" \
826 "tftp $fdtaddr $fdtfile;" \
827 "bootm $loadaddr - $fdtaddr"
829 #define CONFIG_RAMBOOTCOMMAND \
830 "setenv bootargs root=/dev/ram rw " \
831 "console=$consoledev,$baudrate $othbootargs;" \
832 "tftp $ramdiskaddr $ramdiskfile;" \
833 "tftp $loadaddr $bootfile;" \
834 "tftp $fdtaddr $fdtfile;" \
835 "bootm $loadaddr $ramdiskaddr $fdtaddr"
837 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
839 #include <asm/fsl_secure_boot.h>
841 #endif /* __T2080RDB_H */