nxp: Migrate CONFIG_DDR_CLK_FREQ to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1            /* SRIO port 1 */
21 #define CONFIG_SRIO2            /* SRIO port 2 */
22 #endif
23
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
27
28 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
33
34 #define CONFIG_SPL_FLUSH_IMAGE
35 #define CONFIG_SPL_PAD_TO               0x40000
36 #define CONFIG_SPL_MAX_SIZE             0x28000
37 #define RESET_VECTOR_OFFSET             0x27FFC
38 #define BOOT_PAGE_OFFSET                0x27000
39 #ifdef CONFIG_SPL_BUILD
40 #define CONFIG_SPL_SKIP_RELOCATE
41 #define CONFIG_SPL_COMMON_INIT_DDR
42 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
43 #endif
44
45 #ifdef CONFIG_MTD_RAW_NAND
46 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
47 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
48 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
49 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
50 #if defined(CONFIG_ARCH_T2080)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
52 #endif
53 #endif
54
55 #ifdef CONFIG_SPIFLASH
56 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
57 #define CONFIG_SPL_SPI_FLASH_MINIMAL
58 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
59 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
60 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
61 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
62 #ifndef CONFIG_SPL_BUILD
63 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
64 #endif
65 #if defined(CONFIG_ARCH_T2080)
66 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
67 #endif
68 #endif
69
70 #ifdef CONFIG_SDCARD
71 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
72 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
73 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
74 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
75 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
76 #ifndef CONFIG_SPL_BUILD
77 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
78 #endif
79 #if defined(CONFIG_ARCH_T2080)
80 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
81 #endif
82 #endif
83
84 #endif /* CONFIG_RAMBOOT_PBL */
85
86 #define CONFIG_SRIO_PCIE_BOOT_MASTER
87 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
88 /* Set 1M boot space */
89 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
90 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
93 #endif
94
95 #ifndef CONFIG_RESET_VECTOR_ADDRESS
96 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
97 #endif
98
99 /*
100  * These can be toggled for performance analysis, otherwise use default.
101  */
102 #define CONFIG_SYS_CACHE_STASHING
103 #define CONFIG_BTB              /* toggle branch predition */
104 #define CONFIG_DDR_ECC
105 #ifdef CONFIG_DDR_ECC
106 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
107 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
108 #endif
109
110 #ifndef __ASSEMBLY__
111 unsigned long get_board_sys_clk(void);
112 #endif
113
114 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
115
116 /*
117  * Config the L3 Cache as L3 SRAM
118  */
119 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
120 #define CONFIG_SYS_L3_SIZE              (512 << 10)
121 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
122 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
123 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
124 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
125 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
126
127 #define CONFIG_SYS_DCSRBAR      0xf0000000
128 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
129
130 /* EEPROM */
131 #define CONFIG_SYS_I2C_EEPROM_NXID
132 #define CONFIG_SYS_EEPROM_BUS_NUM       0
133
134 /*
135  * DDR Setup
136  */
137 #define CONFIG_VERY_BIG_RAM
138 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
139 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
140 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
141 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
142 #define CONFIG_DDR_SPD
143 #define CONFIG_SYS_SPD_BUS_NUM  0
144 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
145 #define SPD_EEPROM_ADDRESS1     0x51
146 #define SPD_EEPROM_ADDRESS2     0x52
147 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
148 #define CTRL_INTLV_PREFERED     cacheline
149
150 /*
151  * IFC Definitions
152  */
153 #define CONFIG_SYS_FLASH_BASE           0xe0000000
154 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
155 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
156 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
157                                 + 0x8000000) | \
158                                 CSPR_PORT_SIZE_16 | \
159                                 CSPR_MSEL_NOR | \
160                                 CSPR_V)
161 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
162 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
163                                 CSPR_PORT_SIZE_16 | \
164                                 CSPR_MSEL_NOR | \
165                                 CSPR_V)
166 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
167 /* NOR Flash Timing Params */
168 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
169
170 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
171                                 FTIM0_NOR_TEADC(0x5) | \
172                                 FTIM0_NOR_TEAHC(0x5))
173 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
174                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
175                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
176 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
177                                 FTIM2_NOR_TCH(0x4) | \
178                                 FTIM2_NOR_TWPH(0x0E) | \
179                                 FTIM2_NOR_TWP(0x1c))
180 #define CONFIG_SYS_NOR_FTIM3    0x0
181
182 #define CONFIG_SYS_FLASH_QUIET_TEST
183 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
184
185 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
186 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
187 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
188 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
189
190 #define CONFIG_SYS_FLASH_EMPTY_INFO
191 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
192                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
193
194 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
195 #define QIXIS_BASE                      0xffdf0000
196 #define QIXIS_LBMAP_SWITCH              6
197 #define QIXIS_LBMAP_MASK                0x0f
198 #define QIXIS_LBMAP_SHIFT               0
199 #define QIXIS_LBMAP_DFLTBANK            0x00
200 #define QIXIS_LBMAP_ALTBANK             0x04
201 #define QIXIS_LBMAP_NAND                0x09
202 #define QIXIS_LBMAP_SD                  0x00
203 #define QIXIS_RCW_SRC_NAND              0x104
204 #define QIXIS_RCW_SRC_SD                0x040
205 #define QIXIS_RST_CTL_RESET             0x83
206 #define QIXIS_RST_FORCE_MEM             0x1
207 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
208 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
209 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
210 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
211
212 #define CONFIG_SYS_CSPR3_EXT    (0xf)
213 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
214                                 | CSPR_PORT_SIZE_8 \
215                                 | CSPR_MSEL_GPCM \
216                                 | CSPR_V)
217 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
218 #define CONFIG_SYS_CSOR3        0x0
219 /* QIXIS Timing parameters for IFC CS3 */
220 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
221                                         FTIM0_GPCM_TEADC(0x0e) | \
222                                         FTIM0_GPCM_TEAHC(0x0e))
223 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
224                                         FTIM1_GPCM_TRAD(0x3f))
225 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
226                                         FTIM2_GPCM_TCH(0x8) | \
227                                         FTIM2_GPCM_TWP(0x1f))
228 #define CONFIG_SYS_CS3_FTIM3            0x0
229
230 /* NAND Flash on IFC */
231 #define CONFIG_NAND_FSL_IFC
232 #define CONFIG_SYS_NAND_BASE            0xff800000
233 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
234
235 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
236 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
237                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
238                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
239                                 | CSPR_V)
240 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
241
242 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
243                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
244                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
245                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
246                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
247                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
248                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
249
250 #define CONFIG_SYS_NAND_ONFI_DETECTION
251
252 /* ONFI NAND Flash mode0 Timing Params */
253 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
254                                         FTIM0_NAND_TWP(0x18)    | \
255                                         FTIM0_NAND_TWCHT(0x07)  | \
256                                         FTIM0_NAND_TWH(0x0a))
257 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
258                                         FTIM1_NAND_TWBE(0x39)   | \
259                                         FTIM1_NAND_TRR(0x0e)    | \
260                                         FTIM1_NAND_TRP(0x18))
261 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
262                                         FTIM2_NAND_TREH(0x0a)   | \
263                                         FTIM2_NAND_TWHRE(0x1e))
264 #define CONFIG_SYS_NAND_FTIM3           0x0
265
266 #define CONFIG_SYS_NAND_DDR_LAW         11
267 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
268 #define CONFIG_SYS_MAX_NAND_DEVICE      1
269 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
270
271 #if defined(CONFIG_MTD_RAW_NAND)
272 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
273 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
274 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
275 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
276 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
277 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
278 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
279 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
280 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
281 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
282 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
283 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
284 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
285 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
286 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
287 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
288 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
289 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
290 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
291 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
292 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
293 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
294 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
295 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
296 #else
297 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
298 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
299 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
300 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
301 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
302 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
303 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
304 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
305 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
306 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
307 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
308 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
309 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
310 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
311 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
312 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
313 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
314 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
315 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
316 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
317 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
318 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
319 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
320 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
321 #endif
322
323 #if defined(CONFIG_RAMBOOT_PBL)
324 #define CONFIG_SYS_RAMBOOT
325 #endif
326
327 #ifdef CONFIG_SPL_BUILD
328 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
329 #else
330 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
331 #endif
332
333 #define CONFIG_HWCONFIG
334
335 /* define to use L1 as initial stack */
336 #define CONFIG_L1_INIT_RAM
337 #define CONFIG_SYS_INIT_RAM_LOCK
338 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
339 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
340 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
341 /* The assembler doesn't like typecast */
342 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
343                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
344                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
345 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
346 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
347                                                 GENERATED_GBL_DATA_SIZE)
348 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
349 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
350 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
351
352 /*
353  * Serial Port
354  */
355 #define CONFIG_SYS_NS16550_SERIAL
356 #define CONFIG_SYS_NS16550_REG_SIZE     1
357 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
358 #define CONFIG_SYS_BAUDRATE_TABLE       \
359         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
360 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
361 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
362 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
363 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
364
365 /*
366  * I2C
367  */
368
369 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
370 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
371 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
372 #define I2C_MUX_CH_DEFAULT      0x8
373
374 #define I2C_MUX_CH_VOL_MONITOR 0xa
375
376 /* Voltage monitor on channel 2*/
377 #define I2C_VOL_MONITOR_ADDR           0x40
378 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
379 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
380 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
381
382 #define CONFIG_VID_FLS_ENV              "t208xqds_vdd_mv"
383 #ifndef CONFIG_SPL_BUILD
384 #define CONFIG_VID
385 #endif
386 #define CONFIG_VOL_MONITOR_IR36021_SET
387 #define CONFIG_VOL_MONITOR_IR36021_READ
388 /* The lowest and highest voltage allowed for T208xQDS */
389 #define VDD_MV_MIN                      819
390 #define VDD_MV_MAX                      1212
391
392 /*
393  * RapidIO
394  */
395 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
396 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
397 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
398 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
399 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
400 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
401 /*
402  * for slave u-boot IMAGE instored in master memory space,
403  * PHYS must be aligned based on the SIZE
404  */
405 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
406 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
407 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
408 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
409 /*
410  * for slave UCODE and ENV instored in master memory space,
411  * PHYS must be aligned based on the SIZE
412  */
413 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
414 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
415 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
416
417 /* slave core release by master*/
418 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
419 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
420
421 /*
422  * SRIO_PCIE_BOOT - SLAVE
423  */
424 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
425 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
426 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
427                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
428 #endif
429
430 /*
431  * eSPI - Enhanced SPI
432  */
433
434 /*
435  * General PCI
436  * Memory space is mapped 1-1, but I/O space must start from 0.
437  */
438 #define CONFIG_PCIE1            /* PCIE controller 1 */
439 #define CONFIG_PCIE2            /* PCIE controller 2 */
440 #define CONFIG_PCIE3            /* PCIE controller 3 */
441 #define CONFIG_PCIE4            /* PCIE controller 4 */
442 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
443 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
444 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
445 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
446 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
447 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
448
449 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
450 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
451 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
452 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
453 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
454
455 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
456 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
457 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
458 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
459 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
460
461 /* controller 4, Base address 203000 */
462 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
463 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
464 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
465
466 #ifdef CONFIG_PCI
467 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
468 #endif
469
470 /* Qman/Bman */
471 #ifndef CONFIG_NOBQFMAN
472 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
473 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
474 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
475 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
476 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
477 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
478 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
479 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
480 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
481                                         CONFIG_SYS_BMAN_CENA_SIZE)
482 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
483 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
484 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
485 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
486 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
487 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
488 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
489 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
490 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
491 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
492 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
493                                         CONFIG_SYS_QMAN_CENA_SIZE)
494 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
495 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
496
497 #define CONFIG_SYS_DPAA_FMAN
498 #define CONFIG_SYS_DPAA_PME
499 #define CONFIG_SYS_PMAN
500 #define CONFIG_SYS_DPAA_DCE
501 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
502 #define CONFIG_SYS_INTERLAKEN
503
504 /* Default address of microcode for the Linux Fman driver */
505 #if defined(CONFIG_SPIFLASH)
506 /*
507  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
508  * env, so we got 0x110000.
509  */
510 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
511 #elif defined(CONFIG_SDCARD)
512 /*
513  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
514  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
515  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
516  */
517 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
518 #elif defined(CONFIG_MTD_RAW_NAND)
519 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
520 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
521 /*
522  * Slave has no ucode locally, it can fetch this from remote. When implementing
523  * in two corenet boards, slave's ucode could be stored in master's memory
524  * space, the address can be mapped from slave TLB->slave LAW->
525  * slave SRIO or PCIE outbound window->master inbound window->
526  * master LAW->the ucode address in master's memory space.
527  */
528 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
529 #else
530 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
531 #endif
532 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
533 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
534 #endif /* CONFIG_NOBQFMAN */
535
536 #ifdef CONFIG_SYS_DPAA_FMAN
537 #define RGMII_PHY1_ADDR 0x1
538 #define RGMII_PHY2_ADDR 0x2
539 #define FM1_10GEC1_PHY_ADDR       0x3
540 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
541 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
542 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
543 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
544 #endif
545
546 #ifdef CONFIG_FMAN_ENET
547 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
548 #endif
549
550 /*
551  * SATA
552  */
553 #ifdef CONFIG_FSL_SATA_V2
554 #define CONFIG_SYS_SATA_MAX_DEVICE      2
555 #define CONFIG_SATA1
556 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
557 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
558 #define CONFIG_SATA2
559 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
560 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
561 #define CONFIG_LBA48
562 #endif
563
564 /*
565  * USB
566  */
567 #ifdef CONFIG_USB_EHCI_HCD
568 #define CONFIG_USB_EHCI_FSL
569 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
570 #define CONFIG_HAS_FSL_DR_USB
571 #endif
572
573 /*
574  * SDHC
575  */
576 #ifdef CONFIG_MMC
577 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
578 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
579 #endif
580
581 /*
582  * Dynamic MTD Partition support with mtdparts
583  */
584
585 /*
586  * Environment
587  */
588 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
589 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
590
591 /*
592  * Miscellaneous configurable options
593  */
594 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
595
596 /*
597  * For booting Linux, the board info and command line data
598  * have to be in the first 64 MB of memory, since this is
599  * the maximum mapped by the Linux kernel during initialization.
600  */
601 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
602 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
603
604 #ifdef CONFIG_CMD_KGDB
605 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
606 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
607 #endif
608
609 /*
610  * Environment Configuration
611  */
612 #define CONFIG_ROOTPATH  "/opt/nfsroot"
613 #define CONFIG_BOOTFILE  "uImage"
614 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
615
616 /* default location for tftp and bootm */
617 #define CONFIG_LOADADDR         1000000
618 #define __USB_PHY_TYPE          utmi
619
620 #define CONFIG_EXTRA_ENV_SETTINGS                               \
621         "hwconfig=fsl_ddr:"                                     \
622         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
623         "bank_intlv=auto;"                                      \
624         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
625         "netdev=eth0\0"                                         \
626         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
627         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
628         "tftpflash=tftpboot $loadaddr $uboot && "               \
629         "protect off $ubootaddr +$filesize && "                 \
630         "erase $ubootaddr +$filesize && "                       \
631         "cp.b $loadaddr $ubootaddr $filesize && "               \
632         "protect on $ubootaddr +$filesize && "                  \
633         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
634         "consoledev=ttyS0\0"                                    \
635         "ramdiskaddr=2000000\0"                                 \
636         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
637         "fdtaddr=1e00000\0"                                     \
638         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
639         "bdev=sda3\0"
640
641 /*
642  * For emulation this causes u-boot to jump to the start of the
643  * proof point app code automatically
644  */
645 #define PROOF_POINTS                            \
646         "setenv bootargs root=/dev/$bdev rw "           \
647         "console=$consoledev,$baudrate $othbootargs;"   \
648         "cpu 1 release 0x29000000 - - -;"               \
649         "cpu 2 release 0x29000000 - - -;"               \
650         "cpu 3 release 0x29000000 - - -;"               \
651         "cpu 4 release 0x29000000 - - -;"               \
652         "cpu 5 release 0x29000000 - - -;"               \
653         "cpu 6 release 0x29000000 - - -;"               \
654         "cpu 7 release 0x29000000 - - -;"               \
655         "go 0x29000000"
656
657 #define HVBOOT                          \
658         "setenv bootargs config-addr=0x60000000; "      \
659         "bootm 0x01000000 - 0x00f00000"
660
661 #define ALU                             \
662         "setenv bootargs root=/dev/$bdev rw "           \
663         "console=$consoledev,$baudrate $othbootargs;"   \
664         "cpu 1 release 0x01000000 - - -;"               \
665         "cpu 2 release 0x01000000 - - -;"               \
666         "cpu 3 release 0x01000000 - - -;"               \
667         "cpu 4 release 0x01000000 - - -;"               \
668         "cpu 5 release 0x01000000 - - -;"               \
669         "cpu 6 release 0x01000000 - - -;"               \
670         "cpu 7 release 0x01000000 - - -;"               \
671         "go 0x01000000"
672
673 #define LINUXBOOTCOMMAND                                \
674         "setenv bootargs root=/dev/ram rw "             \
675         "console=$consoledev,$baudrate $othbootargs;"   \
676         "setenv ramdiskaddr 0x02000000;"                \
677         "setenv fdtaddr 0x00c00000;"                    \
678         "setenv loadaddr 0x1000000;"                    \
679         "bootm $loadaddr $ramdiskaddr $fdtaddr"
680
681 #define HDBOOT                                  \
682         "setenv bootargs root=/dev/$bdev rw "           \
683         "console=$consoledev,$baudrate $othbootargs;"   \
684         "tftp $loadaddr $bootfile;"                     \
685         "tftp $fdtaddr $fdtfile;"                       \
686         "bootm $loadaddr - $fdtaddr"
687
688 #define NFSBOOTCOMMAND                  \
689         "setenv bootargs root=/dev/nfs rw "     \
690         "nfsroot=$serverip:$rootpath "          \
691         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
692         "console=$consoledev,$baudrate $othbootargs;"   \
693         "tftp $loadaddr $bootfile;"             \
694         "tftp $fdtaddr $fdtfile;"               \
695         "bootm $loadaddr - $fdtaddr"
696
697 #define RAMBOOTCOMMAND                          \
698         "setenv bootargs root=/dev/ram rw "             \
699         "console=$consoledev,$baudrate $othbootargs;"   \
700         "tftp $ramdiskaddr $ramdiskfile;"               \
701         "tftp $loadaddr $bootfile;"                     \
702         "tftp $fdtaddr $fdtfile;"                       \
703         "bootm $loadaddr $ramdiskaddr $fdtaddr"
704
705 #define CONFIG_BOOTCOMMAND              LINUXBOOTCOMMAND
706
707 #include <asm/fsl_secure_boot.h>
708
709 #endif  /* __T208xQDS_H */