Convert CONFIG_RAMBOOT_PBL et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1            /* SRIO port 1 */
21 #define CONFIG_SRIO2            /* SRIO port 2 */
22 #endif
23
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
27
28 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_PAD_TO               0x40000
34 #define CONFIG_SPL_MAX_SIZE             0x28000
35 #define RESET_VECTOR_OFFSET             0x27FFC
36 #define BOOT_PAGE_OFFSET                0x27000
37 #ifdef CONFIG_SPL_BUILD
38 #define CONFIG_SPL_SKIP_RELOCATE
39 #define CONFIG_SPL_COMMON_INIT_DDR
40 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
41 #endif
42
43 #ifdef CONFIG_MTD_RAW_NAND
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
45 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
46 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
47 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
48 #endif
49
50 #ifdef CONFIG_SPIFLASH
51 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
52 #define CONFIG_SPL_SPI_FLASH_MINIMAL
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
54 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
55 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
56 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
57 #ifndef CONFIG_SPL_BUILD
58 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
59 #endif
60 #endif
61
62 #ifdef CONFIG_SDCARD
63 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
64 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
65 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
66 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
67 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
68 #ifndef CONFIG_SPL_BUILD
69 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
70 #endif
71 #endif
72
73 #endif /* CONFIG_RAMBOOT_PBL */
74
75 #define CONFIG_SRIO_PCIE_BOOT_MASTER
76 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
77 /* Set 1M boot space */
78 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
79 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
80                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
81 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
82 #endif
83
84 #ifndef CONFIG_RESET_VECTOR_ADDRESS
85 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
86 #endif
87
88 /*
89  * These can be toggled for performance analysis, otherwise use default.
90  */
91 #define CONFIG_SYS_CACHE_STASHING
92 #define CONFIG_BTB              /* toggle branch predition */
93 #ifdef CONFIG_DDR_ECC
94 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
95 #endif
96
97 #ifndef __ASSEMBLY__
98 unsigned long get_board_sys_clk(void);
99 #endif
100
101 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
102
103 /*
104  * Config the L3 Cache as L3 SRAM
105  */
106 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
107 #define CONFIG_SYS_L3_SIZE              (512 << 10)
108 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
109 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
110 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
111 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
112 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
113
114 #define CONFIG_SYS_DCSRBAR      0xf0000000
115 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
116
117 /* EEPROM */
118 #define CONFIG_SYS_I2C_EEPROM_NXID
119 #define CONFIG_SYS_EEPROM_BUS_NUM       0
120
121 /*
122  * DDR Setup
123  */
124 #define CONFIG_VERY_BIG_RAM
125 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
126 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
127 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
128 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
129 #define CONFIG_SYS_SPD_BUS_NUM  0
130 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
131 #define SPD_EEPROM_ADDRESS1     0x51
132 #define SPD_EEPROM_ADDRESS2     0x52
133 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
134 #define CTRL_INTLV_PREFERED     cacheline
135
136 /*
137  * IFC Definitions
138  */
139 #define CONFIG_SYS_FLASH_BASE           0xe0000000
140 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
141 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
142 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
143                                 + 0x8000000) | \
144                                 CSPR_PORT_SIZE_16 | \
145                                 CSPR_MSEL_NOR | \
146                                 CSPR_V)
147 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
148 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
149                                 CSPR_PORT_SIZE_16 | \
150                                 CSPR_MSEL_NOR | \
151                                 CSPR_V)
152 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
153 /* NOR Flash Timing Params */
154 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
155
156 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
157                                 FTIM0_NOR_TEADC(0x5) | \
158                                 FTIM0_NOR_TEAHC(0x5))
159 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
160                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
161                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
162 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
163                                 FTIM2_NOR_TCH(0x4) | \
164                                 FTIM2_NOR_TWPH(0x0E) | \
165                                 FTIM2_NOR_TWP(0x1c))
166 #define CONFIG_SYS_NOR_FTIM3    0x0
167
168 #define CONFIG_SYS_FLASH_QUIET_TEST
169 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
170
171 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
172 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
173 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
174 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
175
176 #define CONFIG_SYS_FLASH_EMPTY_INFO
177 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
178                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
179
180 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
181 #define QIXIS_BASE                      0xffdf0000
182 #define QIXIS_LBMAP_SWITCH              6
183 #define QIXIS_LBMAP_MASK                0x0f
184 #define QIXIS_LBMAP_SHIFT               0
185 #define QIXIS_LBMAP_DFLTBANK            0x00
186 #define QIXIS_LBMAP_ALTBANK             0x04
187 #define QIXIS_LBMAP_NAND                0x09
188 #define QIXIS_LBMAP_SD                  0x00
189 #define QIXIS_RCW_SRC_NAND              0x104
190 #define QIXIS_RCW_SRC_SD                0x040
191 #define QIXIS_RST_CTL_RESET             0x83
192 #define QIXIS_RST_FORCE_MEM             0x1
193 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
194 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
195 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
196 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
197
198 #define CONFIG_SYS_CSPR3_EXT    (0xf)
199 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
200                                 | CSPR_PORT_SIZE_8 \
201                                 | CSPR_MSEL_GPCM \
202                                 | CSPR_V)
203 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
204 #define CONFIG_SYS_CSOR3        0x0
205 /* QIXIS Timing parameters for IFC CS3 */
206 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
207                                         FTIM0_GPCM_TEADC(0x0e) | \
208                                         FTIM0_GPCM_TEAHC(0x0e))
209 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
210                                         FTIM1_GPCM_TRAD(0x3f))
211 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
212                                         FTIM2_GPCM_TCH(0x8) | \
213                                         FTIM2_GPCM_TWP(0x1f))
214 #define CONFIG_SYS_CS3_FTIM3            0x0
215
216 /* NAND Flash on IFC */
217 #define CONFIG_NAND_FSL_IFC
218 #define CONFIG_SYS_NAND_BASE            0xff800000
219 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
220
221 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
222 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
223                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
224                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
225                                 | CSPR_V)
226 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
227
228 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
229                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
230                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
231                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
232                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
233                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
234                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
235
236 #define CONFIG_SYS_NAND_ONFI_DETECTION
237
238 /* ONFI NAND Flash mode0 Timing Params */
239 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
240                                         FTIM0_NAND_TWP(0x18)    | \
241                                         FTIM0_NAND_TWCHT(0x07)  | \
242                                         FTIM0_NAND_TWH(0x0a))
243 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
244                                         FTIM1_NAND_TWBE(0x39)   | \
245                                         FTIM1_NAND_TRR(0x0e)    | \
246                                         FTIM1_NAND_TRP(0x18))
247 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
248                                         FTIM2_NAND_TREH(0x0a)   | \
249                                         FTIM2_NAND_TWHRE(0x1e))
250 #define CONFIG_SYS_NAND_FTIM3           0x0
251
252 #define CONFIG_SYS_NAND_DDR_LAW         11
253 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
254 #define CONFIG_SYS_MAX_NAND_DEVICE      1
255 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
256
257 #if defined(CONFIG_MTD_RAW_NAND)
258 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
259 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
260 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
261 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
262 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
263 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
264 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
265 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
266 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
267 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
268 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
269 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
270 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
271 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
272 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
273 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
274 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
275 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
276 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
277 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
278 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
279 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
280 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
281 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
282 #else
283 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
284 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
285 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
286 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
287 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
288 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
289 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
290 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
291 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
292 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
293 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
294 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
295 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
296 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
297 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
298 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
299 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
300 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
301 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
302 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
303 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
304 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
305 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
306 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
307 #endif
308
309 #if defined(CONFIG_RAMBOOT_PBL)
310 #define CONFIG_SYS_RAMBOOT
311 #endif
312
313 #ifdef CONFIG_SPL_BUILD
314 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
315 #else
316 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
317 #endif
318
319 #define CONFIG_HWCONFIG
320
321 /* define to use L1 as initial stack */
322 #define CONFIG_L1_INIT_RAM
323 #define CONFIG_SYS_INIT_RAM_LOCK
324 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
325 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
326 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
327 /* The assembler doesn't like typecast */
328 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
329                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
330                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
331 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
332 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
333                                                 GENERATED_GBL_DATA_SIZE)
334 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
335 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
336 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
337
338 /*
339  * Serial Port
340  */
341 #define CONFIG_SYS_NS16550_SERIAL
342 #define CONFIG_SYS_NS16550_REG_SIZE     1
343 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
344 #define CONFIG_SYS_BAUDRATE_TABLE       \
345         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
346 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
347 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
348 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
349 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
350
351 /*
352  * I2C
353  */
354
355 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
356 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
357 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
358 #define I2C_MUX_CH_DEFAULT      0x8
359
360 #define I2C_MUX_CH_VOL_MONITOR 0xa
361
362 /* Voltage monitor on channel 2*/
363 #define I2C_VOL_MONITOR_ADDR           0x40
364 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
365 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
366 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
367
368 #define CONFIG_VID_FLS_ENV              "t208xqds_vdd_mv"
369 #ifndef CONFIG_SPL_BUILD
370 #define CONFIG_VID
371 #endif
372 #define CONFIG_VOL_MONITOR_IR36021_SET
373 #define CONFIG_VOL_MONITOR_IR36021_READ
374 /* The lowest and highest voltage allowed for T208xQDS */
375 #define VDD_MV_MIN                      819
376 #define VDD_MV_MAX                      1212
377
378 /*
379  * RapidIO
380  */
381 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
382 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
383 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
384 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
385 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
386 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
387 /*
388  * for slave u-boot IMAGE instored in master memory space,
389  * PHYS must be aligned based on the SIZE
390  */
391 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
392 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
393 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
394 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
395 /*
396  * for slave UCODE and ENV instored in master memory space,
397  * PHYS must be aligned based on the SIZE
398  */
399 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
400 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
401 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
402
403 /* slave core release by master*/
404 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
405 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
406
407 /*
408  * SRIO_PCIE_BOOT - SLAVE
409  */
410 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
411 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
412 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
413                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
414 #endif
415
416 /*
417  * eSPI - Enhanced SPI
418  */
419
420 /*
421  * General PCI
422  * Memory space is mapped 1-1, but I/O space must start from 0.
423  */
424 #define CONFIG_PCIE1            /* PCIE controller 1 */
425 #define CONFIG_PCIE2            /* PCIE controller 2 */
426 #define CONFIG_PCIE3            /* PCIE controller 3 */
427 #define CONFIG_PCIE4            /* PCIE controller 4 */
428 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
429 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
430 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
431 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
432 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
433 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
434
435 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
436 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
437 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
438 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
439 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
440
441 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
442 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
443 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
444 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
445 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
446
447 /* controller 4, Base address 203000 */
448 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
449 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
450 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
451
452 #ifdef CONFIG_PCI
453 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
454 #endif
455
456 /* Qman/Bman */
457 #ifndef CONFIG_NOBQFMAN
458 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
459 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
460 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
461 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
462 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
463 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
464 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
465 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
466 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
467                                         CONFIG_SYS_BMAN_CENA_SIZE)
468 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
469 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
470 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
471 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
472 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
473 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
474 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
475 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
476 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
477 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
478 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
479                                         CONFIG_SYS_QMAN_CENA_SIZE)
480 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
481 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
482
483 #define CONFIG_SYS_DPAA_FMAN
484 #define CONFIG_SYS_DPAA_PME
485 #define CONFIG_SYS_PMAN
486 #define CONFIG_SYS_DPAA_DCE
487 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
488 #define CONFIG_SYS_INTERLAKEN
489
490 /* Default address of microcode for the Linux Fman driver */
491 #if defined(CONFIG_SPIFLASH)
492 /*
493  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
494  * env, so we got 0x110000.
495  */
496 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
497 #elif defined(CONFIG_SDCARD)
498 /*
499  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
500  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
501  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
502  */
503 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
504 #elif defined(CONFIG_MTD_RAW_NAND)
505 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
506 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
507 /*
508  * Slave has no ucode locally, it can fetch this from remote. When implementing
509  * in two corenet boards, slave's ucode could be stored in master's memory
510  * space, the address can be mapped from slave TLB->slave LAW->
511  * slave SRIO or PCIE outbound window->master inbound window->
512  * master LAW->the ucode address in master's memory space.
513  */
514 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
515 #else
516 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
517 #endif
518 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
519 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
520 #endif /* CONFIG_NOBQFMAN */
521
522 #ifdef CONFIG_SYS_DPAA_FMAN
523 #define RGMII_PHY1_ADDR 0x1
524 #define RGMII_PHY2_ADDR 0x2
525 #define FM1_10GEC1_PHY_ADDR       0x3
526 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
527 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
528 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
529 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
530 #endif
531
532 #ifdef CONFIG_FMAN_ENET
533 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
534 #endif
535
536 /*
537  * SATA
538  */
539 #ifdef CONFIG_FSL_SATA_V2
540 #define CONFIG_SYS_SATA_MAX_DEVICE      2
541 #define CONFIG_SATA1
542 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
543 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
544 #define CONFIG_SATA2
545 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
546 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
547 #define CONFIG_LBA48
548 #endif
549
550 /*
551  * USB
552  */
553 #ifdef CONFIG_USB_EHCI_HCD
554 #define CONFIG_USB_EHCI_FSL
555 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
556 #define CONFIG_HAS_FSL_DR_USB
557 #endif
558
559 /*
560  * SDHC
561  */
562 #ifdef CONFIG_MMC
563 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
564 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
565 #endif
566
567 /*
568  * Dynamic MTD Partition support with mtdparts
569  */
570
571 /*
572  * Environment
573  */
574 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
575 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
576
577 /*
578  * Miscellaneous configurable options
579  */
580
581 /*
582  * For booting Linux, the board info and command line data
583  * have to be in the first 64 MB of memory, since this is
584  * the maximum mapped by the Linux kernel during initialization.
585  */
586 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
587 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
588
589 #ifdef CONFIG_CMD_KGDB
590 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
591 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
592 #endif
593
594 /*
595  * Environment Configuration
596  */
597 #define CONFIG_ROOTPATH  "/opt/nfsroot"
598 #define CONFIG_BOOTFILE  "uImage"
599 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
600
601 #define __USB_PHY_TYPE          utmi
602
603 #define CONFIG_EXTRA_ENV_SETTINGS                               \
604         "hwconfig=fsl_ddr:"                                     \
605         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
606         "bank_intlv=auto;"                                      \
607         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
608         "netdev=eth0\0"                                         \
609         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
610         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
611         "tftpflash=tftpboot $loadaddr $uboot && "               \
612         "protect off $ubootaddr +$filesize && "                 \
613         "erase $ubootaddr +$filesize && "                       \
614         "cp.b $loadaddr $ubootaddr $filesize && "               \
615         "protect on $ubootaddr +$filesize && "                  \
616         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
617         "consoledev=ttyS0\0"                                    \
618         "ramdiskaddr=2000000\0"                                 \
619         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
620         "fdtaddr=1e00000\0"                                     \
621         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
622         "bdev=sda3\0"
623
624 /*
625  * For emulation this causes u-boot to jump to the start of the
626  * proof point app code automatically
627  */
628 #define PROOF_POINTS                            \
629         "setenv bootargs root=/dev/$bdev rw "           \
630         "console=$consoledev,$baudrate $othbootargs;"   \
631         "cpu 1 release 0x29000000 - - -;"               \
632         "cpu 2 release 0x29000000 - - -;"               \
633         "cpu 3 release 0x29000000 - - -;"               \
634         "cpu 4 release 0x29000000 - - -;"               \
635         "cpu 5 release 0x29000000 - - -;"               \
636         "cpu 6 release 0x29000000 - - -;"               \
637         "cpu 7 release 0x29000000 - - -;"               \
638         "go 0x29000000"
639
640 #define HVBOOT                          \
641         "setenv bootargs config-addr=0x60000000; "      \
642         "bootm 0x01000000 - 0x00f00000"
643
644 #define ALU                             \
645         "setenv bootargs root=/dev/$bdev rw "           \
646         "console=$consoledev,$baudrate $othbootargs;"   \
647         "cpu 1 release 0x01000000 - - -;"               \
648         "cpu 2 release 0x01000000 - - -;"               \
649         "cpu 3 release 0x01000000 - - -;"               \
650         "cpu 4 release 0x01000000 - - -;"               \
651         "cpu 5 release 0x01000000 - - -;"               \
652         "cpu 6 release 0x01000000 - - -;"               \
653         "cpu 7 release 0x01000000 - - -;"               \
654         "go 0x01000000"
655
656 #define LINUXBOOTCOMMAND                                \
657         "setenv bootargs root=/dev/ram rw "             \
658         "console=$consoledev,$baudrate $othbootargs;"   \
659         "setenv ramdiskaddr 0x02000000;"                \
660         "setenv fdtaddr 0x00c00000;"                    \
661         "setenv loadaddr 0x1000000;"                    \
662         "bootm $loadaddr $ramdiskaddr $fdtaddr"
663
664 #define HDBOOT                                  \
665         "setenv bootargs root=/dev/$bdev rw "           \
666         "console=$consoledev,$baudrate $othbootargs;"   \
667         "tftp $loadaddr $bootfile;"                     \
668         "tftp $fdtaddr $fdtfile;"                       \
669         "bootm $loadaddr - $fdtaddr"
670
671 #define NFSBOOTCOMMAND                  \
672         "setenv bootargs root=/dev/nfs rw "     \
673         "nfsroot=$serverip:$rootpath "          \
674         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
675         "console=$consoledev,$baudrate $othbootargs;"   \
676         "tftp $loadaddr $bootfile;"             \
677         "tftp $fdtaddr $fdtfile;"               \
678         "bootm $loadaddr - $fdtaddr"
679
680 #define RAMBOOTCOMMAND                          \
681         "setenv bootargs root=/dev/ram rw "             \
682         "console=$consoledev,$baudrate $othbootargs;"   \
683         "tftp $ramdiskaddr $ramdiskfile;"               \
684         "tftp $loadaddr $bootfile;"                     \
685         "tftp $fdtaddr $fdtfile;"                       \
686         "bootm $loadaddr $ramdiskaddr $fdtaddr"
687
688 #define CONFIG_BOOTCOMMAND              LINUXBOOTCOMMAND
689
690 #include <asm/fsl_secure_boot.h>
691
692 #endif  /* __T208xQDS_H */