Convert CONFIG_ID_EEPROM to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1            /* SRIO port 1 */
21 #define CONFIG_SRIO2            /* SRIO port 2 */
22 #endif
23
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
27
28 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
33
34 #define CONFIG_SPL_FLUSH_IMAGE
35 #define CONFIG_SPL_PAD_TO               0x40000
36 #define CONFIG_SPL_MAX_SIZE             0x28000
37 #define RESET_VECTOR_OFFSET             0x27FFC
38 #define BOOT_PAGE_OFFSET                0x27000
39 #ifdef CONFIG_SPL_BUILD
40 #define CONFIG_SPL_SKIP_RELOCATE
41 #define CONFIG_SPL_COMMON_INIT_DDR
42 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
43 #endif
44
45 #ifdef CONFIG_MTD_RAW_NAND
46 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
47 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
48 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
49 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
50 #if defined(CONFIG_ARCH_T2080)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
52 #endif
53 #endif
54
55 #ifdef CONFIG_SPIFLASH
56 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
57 #define CONFIG_SPL_SPI_FLASH_MINIMAL
58 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
59 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
60 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
61 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
62 #ifndef CONFIG_SPL_BUILD
63 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
64 #endif
65 #if defined(CONFIG_ARCH_T2080)
66 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
67 #endif
68 #endif
69
70 #ifdef CONFIG_SDCARD
71 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
72 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
73 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
74 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
75 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
76 #ifndef CONFIG_SPL_BUILD
77 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
78 #endif
79 #if defined(CONFIG_ARCH_T2080)
80 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
81 #endif
82 #endif
83
84 #endif /* CONFIG_RAMBOOT_PBL */
85
86 #define CONFIG_SRIO_PCIE_BOOT_MASTER
87 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
88 /* Set 1M boot space */
89 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
90 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
93 #endif
94
95 #ifndef CONFIG_RESET_VECTOR_ADDRESS
96 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
97 #endif
98
99 /*
100  * These can be toggled for performance analysis, otherwise use default.
101  */
102 #define CONFIG_SYS_CACHE_STASHING
103 #define CONFIG_BTB              /* toggle branch predition */
104 #define CONFIG_DDR_ECC
105 #ifdef CONFIG_DDR_ECC
106 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
107 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
108 #endif
109
110 #ifndef __ASSEMBLY__
111 unsigned long get_board_sys_clk(void);
112 unsigned long get_board_ddr_clk(void);
113 #endif
114
115 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
116 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
117
118 /*
119  * Config the L3 Cache as L3 SRAM
120  */
121 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
122 #define CONFIG_SYS_L3_SIZE              (512 << 10)
123 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
124 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
125 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
126 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
127 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
128
129 #define CONFIG_SYS_DCSRBAR      0xf0000000
130 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
131
132 /* EEPROM */
133 #define CONFIG_SYS_I2C_EEPROM_NXID
134 #define CONFIG_SYS_EEPROM_BUS_NUM       0
135 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
136 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
137
138 /*
139  * DDR Setup
140  */
141 #define CONFIG_VERY_BIG_RAM
142 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
143 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
144 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
145 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
146 #define CONFIG_DDR_SPD
147 #define CONFIG_SYS_SPD_BUS_NUM  0
148 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
149 #define SPD_EEPROM_ADDRESS1     0x51
150 #define SPD_EEPROM_ADDRESS2     0x52
151 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
152 #define CTRL_INTLV_PREFERED     cacheline
153
154 /*
155  * IFC Definitions
156  */
157 #define CONFIG_SYS_FLASH_BASE           0xe0000000
158 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
159 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
160 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
161                                 + 0x8000000) | \
162                                 CSPR_PORT_SIZE_16 | \
163                                 CSPR_MSEL_NOR | \
164                                 CSPR_V)
165 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
166 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
167                                 CSPR_PORT_SIZE_16 | \
168                                 CSPR_MSEL_NOR | \
169                                 CSPR_V)
170 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
171 /* NOR Flash Timing Params */
172 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
173
174 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
175                                 FTIM0_NOR_TEADC(0x5) | \
176                                 FTIM0_NOR_TEAHC(0x5))
177 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
178                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
179                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
180 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
181                                 FTIM2_NOR_TCH(0x4) | \
182                                 FTIM2_NOR_TWPH(0x0E) | \
183                                 FTIM2_NOR_TWP(0x1c))
184 #define CONFIG_SYS_NOR_FTIM3    0x0
185
186 #define CONFIG_SYS_FLASH_QUIET_TEST
187 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
188
189 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
190 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
191 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
192 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
193
194 #define CONFIG_SYS_FLASH_EMPTY_INFO
195 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
196                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
197
198 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
199 #define QIXIS_BASE                      0xffdf0000
200 #define QIXIS_LBMAP_SWITCH              6
201 #define QIXIS_LBMAP_MASK                0x0f
202 #define QIXIS_LBMAP_SHIFT               0
203 #define QIXIS_LBMAP_DFLTBANK            0x00
204 #define QIXIS_LBMAP_ALTBANK             0x04
205 #define QIXIS_LBMAP_NAND                0x09
206 #define QIXIS_LBMAP_SD                  0x00
207 #define QIXIS_RCW_SRC_NAND              0x104
208 #define QIXIS_RCW_SRC_SD                0x040
209 #define QIXIS_RST_CTL_RESET             0x83
210 #define QIXIS_RST_FORCE_MEM             0x1
211 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
212 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
213 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
214 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
215
216 #define CONFIG_SYS_CSPR3_EXT    (0xf)
217 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
218                                 | CSPR_PORT_SIZE_8 \
219                                 | CSPR_MSEL_GPCM \
220                                 | CSPR_V)
221 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
222 #define CONFIG_SYS_CSOR3        0x0
223 /* QIXIS Timing parameters for IFC CS3 */
224 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
225                                         FTIM0_GPCM_TEADC(0x0e) | \
226                                         FTIM0_GPCM_TEAHC(0x0e))
227 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
228                                         FTIM1_GPCM_TRAD(0x3f))
229 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
230                                         FTIM2_GPCM_TCH(0x8) | \
231                                         FTIM2_GPCM_TWP(0x1f))
232 #define CONFIG_SYS_CS3_FTIM3            0x0
233
234 /* NAND Flash on IFC */
235 #define CONFIG_NAND_FSL_IFC
236 #define CONFIG_SYS_NAND_BASE            0xff800000
237 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
238
239 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
240 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
241                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
242                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
243                                 | CSPR_V)
244 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
245
246 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
247                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
248                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
249                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
250                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
251                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
252                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
253
254 #define CONFIG_SYS_NAND_ONFI_DETECTION
255
256 /* ONFI NAND Flash mode0 Timing Params */
257 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
258                                         FTIM0_NAND_TWP(0x18)    | \
259                                         FTIM0_NAND_TWCHT(0x07)  | \
260                                         FTIM0_NAND_TWH(0x0a))
261 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
262                                         FTIM1_NAND_TWBE(0x39)   | \
263                                         FTIM1_NAND_TRR(0x0e)    | \
264                                         FTIM1_NAND_TRP(0x18))
265 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
266                                         FTIM2_NAND_TREH(0x0a)   | \
267                                         FTIM2_NAND_TWHRE(0x1e))
268 #define CONFIG_SYS_NAND_FTIM3           0x0
269
270 #define CONFIG_SYS_NAND_DDR_LAW         11
271 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
272 #define CONFIG_SYS_MAX_NAND_DEVICE      1
273 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
274
275 #if defined(CONFIG_MTD_RAW_NAND)
276 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
277 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
278 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
279 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
280 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
281 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
282 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
283 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
284 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
285 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
286 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
287 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
288 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
289 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
290 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
291 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
292 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
293 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
294 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
295 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
296 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
297 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
298 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
299 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
300 #else
301 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
302 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
303 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
304 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
305 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
306 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
307 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
308 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
309 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
310 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
311 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
312 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
313 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
314 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
315 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
316 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
317 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
318 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
319 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
320 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
321 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
322 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
323 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
324 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
325 #endif
326
327 #if defined(CONFIG_RAMBOOT_PBL)
328 #define CONFIG_SYS_RAMBOOT
329 #endif
330
331 #ifdef CONFIG_SPL_BUILD
332 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
333 #else
334 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
335 #endif
336
337 #define CONFIG_HWCONFIG
338
339 /* define to use L1 as initial stack */
340 #define CONFIG_L1_INIT_RAM
341 #define CONFIG_SYS_INIT_RAM_LOCK
342 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
343 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
344 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
345 /* The assembler doesn't like typecast */
346 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
347                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
348                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
349 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
350 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
351                                                 GENERATED_GBL_DATA_SIZE)
352 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
353 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
354 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
355
356 /*
357  * Serial Port
358  */
359 #define CONFIG_SYS_NS16550_SERIAL
360 #define CONFIG_SYS_NS16550_REG_SIZE     1
361 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
362 #define CONFIG_SYS_BAUDRATE_TABLE       \
363         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
364 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
365 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
366 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
367 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
368
369 /*
370  * I2C
371  */
372 #if !CONFIG_IS_ENABLED(DM_I2C)
373 #define CONFIG_SYS_I2C_LEGACY
374 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
375 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
376 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
377 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
378 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
379 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
380 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
381 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
382 #define CONFIG_SYS_FSL_I2C_SPEED   100000
383 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
384 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
385 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
386 #endif
387
388 #define CONFIG_SYS_I2C_FSL
389
390 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
391 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
392 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
393 #define I2C_MUX_CH_DEFAULT      0x8
394
395 #define I2C_MUX_CH_VOL_MONITOR 0xa
396
397 /* Voltage monitor on channel 2*/
398 #define I2C_VOL_MONITOR_ADDR           0x40
399 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
400 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
401 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
402
403 #define CONFIG_VID_FLS_ENV              "t208xqds_vdd_mv"
404 #ifndef CONFIG_SPL_BUILD
405 #define CONFIG_VID
406 #endif
407 #define CONFIG_VOL_MONITOR_IR36021_SET
408 #define CONFIG_VOL_MONITOR_IR36021_READ
409 /* The lowest and highest voltage allowed for T208xQDS */
410 #define VDD_MV_MIN                      819
411 #define VDD_MV_MAX                      1212
412
413 /*
414  * RapidIO
415  */
416 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
417 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
418 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
419 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
420 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
421 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
422 /*
423  * for slave u-boot IMAGE instored in master memory space,
424  * PHYS must be aligned based on the SIZE
425  */
426 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
427 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
428 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
429 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
430 /*
431  * for slave UCODE and ENV instored in master memory space,
432  * PHYS must be aligned based on the SIZE
433  */
434 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
435 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
436 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
437
438 /* slave core release by master*/
439 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
440 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
441
442 /*
443  * SRIO_PCIE_BOOT - SLAVE
444  */
445 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
446 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
447 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
448                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
449 #endif
450
451 /*
452  * eSPI - Enhanced SPI
453  */
454
455 /*
456  * General PCI
457  * Memory space is mapped 1-1, but I/O space must start from 0.
458  */
459 #define CONFIG_PCIE1            /* PCIE controller 1 */
460 #define CONFIG_PCIE2            /* PCIE controller 2 */
461 #define CONFIG_PCIE3            /* PCIE controller 3 */
462 #define CONFIG_PCIE4            /* PCIE controller 4 */
463 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
464 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
465 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
466 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
467 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
468 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
469
470 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
471 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
472 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
473 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
474 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
475
476 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
477 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
478 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
479 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
480 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
481
482 /* controller 4, Base address 203000 */
483 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
484 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
485 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
486
487 #ifdef CONFIG_PCI
488 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
489 #endif
490
491 /* Qman/Bman */
492 #ifndef CONFIG_NOBQFMAN
493 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
494 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
495 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
496 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
497 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
498 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
499 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
500 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
501 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
502                                         CONFIG_SYS_BMAN_CENA_SIZE)
503 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
504 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
505 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
506 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
507 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
508 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
509 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
510 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
511 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
512 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
513 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
514                                         CONFIG_SYS_QMAN_CENA_SIZE)
515 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
516 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
517
518 #define CONFIG_SYS_DPAA_FMAN
519 #define CONFIG_SYS_DPAA_PME
520 #define CONFIG_SYS_PMAN
521 #define CONFIG_SYS_DPAA_DCE
522 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
523 #define CONFIG_SYS_INTERLAKEN
524
525 /* Default address of microcode for the Linux Fman driver */
526 #if defined(CONFIG_SPIFLASH)
527 /*
528  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
529  * env, so we got 0x110000.
530  */
531 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
532 #elif defined(CONFIG_SDCARD)
533 /*
534  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
535  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
536  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
537  */
538 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
539 #elif defined(CONFIG_MTD_RAW_NAND)
540 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
541 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
542 /*
543  * Slave has no ucode locally, it can fetch this from remote. When implementing
544  * in two corenet boards, slave's ucode could be stored in master's memory
545  * space, the address can be mapped from slave TLB->slave LAW->
546  * slave SRIO or PCIE outbound window->master inbound window->
547  * master LAW->the ucode address in master's memory space.
548  */
549 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
550 #else
551 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
552 #endif
553 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
554 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
555 #endif /* CONFIG_NOBQFMAN */
556
557 #ifdef CONFIG_SYS_DPAA_FMAN
558 #define RGMII_PHY1_ADDR 0x1
559 #define RGMII_PHY2_ADDR 0x2
560 #define FM1_10GEC1_PHY_ADDR       0x3
561 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
562 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
563 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
564 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
565 #endif
566
567 #ifdef CONFIG_FMAN_ENET
568 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
569 #endif
570
571 /*
572  * SATA
573  */
574 #ifdef CONFIG_FSL_SATA_V2
575 #define CONFIG_SYS_SATA_MAX_DEVICE      2
576 #define CONFIG_SATA1
577 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
578 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
579 #define CONFIG_SATA2
580 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
581 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
582 #define CONFIG_LBA48
583 #endif
584
585 /*
586  * USB
587  */
588 #ifdef CONFIG_USB_EHCI_HCD
589 #define CONFIG_USB_EHCI_FSL
590 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
591 #define CONFIG_HAS_FSL_DR_USB
592 #endif
593
594 /*
595  * SDHC
596  */
597 #ifdef CONFIG_MMC
598 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
599 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
600 #endif
601
602 /*
603  * Dynamic MTD Partition support with mtdparts
604  */
605
606 /*
607  * Environment
608  */
609 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
610 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
611
612 /*
613  * Miscellaneous configurable options
614  */
615 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
616
617 /*
618  * For booting Linux, the board info and command line data
619  * have to be in the first 64 MB of memory, since this is
620  * the maximum mapped by the Linux kernel during initialization.
621  */
622 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
623 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
624
625 #ifdef CONFIG_CMD_KGDB
626 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
627 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
628 #endif
629
630 /*
631  * Environment Configuration
632  */
633 #define CONFIG_ROOTPATH  "/opt/nfsroot"
634 #define CONFIG_BOOTFILE  "uImage"
635 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
636
637 /* default location for tftp and bootm */
638 #define CONFIG_LOADADDR         1000000
639 #define __USB_PHY_TYPE          utmi
640
641 #define CONFIG_EXTRA_ENV_SETTINGS                               \
642         "hwconfig=fsl_ddr:"                                     \
643         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
644         "bank_intlv=auto;"                                      \
645         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
646         "netdev=eth0\0"                                         \
647         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
648         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
649         "tftpflash=tftpboot $loadaddr $uboot && "               \
650         "protect off $ubootaddr +$filesize && "                 \
651         "erase $ubootaddr +$filesize && "                       \
652         "cp.b $loadaddr $ubootaddr $filesize && "               \
653         "protect on $ubootaddr +$filesize && "                  \
654         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
655         "consoledev=ttyS0\0"                                    \
656         "ramdiskaddr=2000000\0"                                 \
657         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
658         "fdtaddr=1e00000\0"                                     \
659         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
660         "bdev=sda3\0"
661
662 /*
663  * For emulation this causes u-boot to jump to the start of the
664  * proof point app code automatically
665  */
666 #define CONFIG_PROOF_POINTS                             \
667         "setenv bootargs root=/dev/$bdev rw "           \
668         "console=$consoledev,$baudrate $othbootargs;"   \
669         "cpu 1 release 0x29000000 - - -;"               \
670         "cpu 2 release 0x29000000 - - -;"               \
671         "cpu 3 release 0x29000000 - - -;"               \
672         "cpu 4 release 0x29000000 - - -;"               \
673         "cpu 5 release 0x29000000 - - -;"               \
674         "cpu 6 release 0x29000000 - - -;"               \
675         "cpu 7 release 0x29000000 - - -;"               \
676         "go 0x29000000"
677
678 #define CONFIG_HVBOOT                           \
679         "setenv bootargs config-addr=0x60000000; "      \
680         "bootm 0x01000000 - 0x00f00000"
681
682 #define CONFIG_ALU                              \
683         "setenv bootargs root=/dev/$bdev rw "           \
684         "console=$consoledev,$baudrate $othbootargs;"   \
685         "cpu 1 release 0x01000000 - - -;"               \
686         "cpu 2 release 0x01000000 - - -;"               \
687         "cpu 3 release 0x01000000 - - -;"               \
688         "cpu 4 release 0x01000000 - - -;"               \
689         "cpu 5 release 0x01000000 - - -;"               \
690         "cpu 6 release 0x01000000 - - -;"               \
691         "cpu 7 release 0x01000000 - - -;"               \
692         "go 0x01000000"
693
694 #define CONFIG_LINUX                            \
695         "setenv bootargs root=/dev/ram rw "             \
696         "console=$consoledev,$baudrate $othbootargs;"   \
697         "setenv ramdiskaddr 0x02000000;"                \
698         "setenv fdtaddr 0x00c00000;"                    \
699         "setenv loadaddr 0x1000000;"                    \
700         "bootm $loadaddr $ramdiskaddr $fdtaddr"
701
702 #define CONFIG_HDBOOT                                   \
703         "setenv bootargs root=/dev/$bdev rw "           \
704         "console=$consoledev,$baudrate $othbootargs;"   \
705         "tftp $loadaddr $bootfile;"                     \
706         "tftp $fdtaddr $fdtfile;"                       \
707         "bootm $loadaddr - $fdtaddr"
708
709 #define CONFIG_NFSBOOTCOMMAND                   \
710         "setenv bootargs root=/dev/nfs rw "     \
711         "nfsroot=$serverip:$rootpath "          \
712         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
713         "console=$consoledev,$baudrate $othbootargs;"   \
714         "tftp $loadaddr $bootfile;"             \
715         "tftp $fdtaddr $fdtfile;"               \
716         "bootm $loadaddr - $fdtaddr"
717
718 #define CONFIG_RAMBOOTCOMMAND                           \
719         "setenv bootargs root=/dev/ram rw "             \
720         "console=$consoledev,$baudrate $othbootargs;"   \
721         "tftp $ramdiskaddr $ramdiskfile;"               \
722         "tftp $loadaddr $bootfile;"                     \
723         "tftp $fdtaddr $fdtfile;"                       \
724         "bootm $loadaddr $ramdiskaddr $fdtaddr"
725
726 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
727
728 #include <asm/fsl_secure_boot.h>
729
730 #endif  /* __T208xQDS_H */