Convert CONFIG_SYS_NAND_U_BOOT_OFFS to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1            /* SRIO port 1 */
21 #define CONFIG_SRIO2            /* SRIO port 2 */
22 #endif
23
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
27
28 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_PAD_TO               0x40000
34 #define CONFIG_SPL_MAX_SIZE             0x28000
35 #define RESET_VECTOR_OFFSET             0x27FFC
36 #define BOOT_PAGE_OFFSET                0x27000
37 #ifdef CONFIG_SPL_BUILD
38 #define CONFIG_SPL_SKIP_RELOCATE
39 #define CONFIG_SPL_COMMON_INIT_DDR
40 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
41 #endif
42
43 #ifdef CONFIG_MTD_RAW_NAND
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
45 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
46 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
47 #endif
48
49 #ifdef CONFIG_SPIFLASH
50 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
51 #define CONFIG_SPL_SPI_FLASH_MINIMAL
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
54 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
55 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
56 #ifndef CONFIG_SPL_BUILD
57 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
58 #endif
59 #endif
60
61 #ifdef CONFIG_SDCARD
62 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
63 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
64 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
65 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
66 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
67 #ifndef CONFIG_SPL_BUILD
68 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
69 #endif
70 #endif
71
72 #endif /* CONFIG_RAMBOOT_PBL */
73
74 #define CONFIG_SRIO_PCIE_BOOT_MASTER
75 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
76 /* Set 1M boot space */
77 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
78 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
79                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
80 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
81 #endif
82
83 #ifndef CONFIG_RESET_VECTOR_ADDRESS
84 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
85 #endif
86
87 /*
88  * These can be toggled for performance analysis, otherwise use default.
89  */
90 #define CONFIG_SYS_CACHE_STASHING
91 #define CONFIG_BTB              /* toggle branch predition */
92 #ifdef CONFIG_DDR_ECC
93 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
94 #endif
95
96 #ifndef __ASSEMBLY__
97 unsigned long get_board_sys_clk(void);
98 #endif
99
100 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
101
102 /*
103  * Config the L3 Cache as L3 SRAM
104  */
105 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
106 #define CONFIG_SYS_L3_SIZE              (512 << 10)
107 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
108 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
109 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
110 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
111 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
112
113 #define CONFIG_SYS_DCSRBAR      0xf0000000
114 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
115
116 /* EEPROM */
117 #define CONFIG_SYS_I2C_EEPROM_NXID
118 #define CONFIG_SYS_EEPROM_BUS_NUM       0
119
120 /*
121  * DDR Setup
122  */
123 #define CONFIG_VERY_BIG_RAM
124 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
125 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
126 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
127 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
128 #define CONFIG_SYS_SPD_BUS_NUM  0
129 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
130 #define SPD_EEPROM_ADDRESS1     0x51
131 #define SPD_EEPROM_ADDRESS2     0x52
132 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
133 #define CTRL_INTLV_PREFERED     cacheline
134
135 /*
136  * IFC Definitions
137  */
138 #define CONFIG_SYS_FLASH_BASE           0xe0000000
139 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
140 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
141 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
142                                 + 0x8000000) | \
143                                 CSPR_PORT_SIZE_16 | \
144                                 CSPR_MSEL_NOR | \
145                                 CSPR_V)
146 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
147 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
148                                 CSPR_PORT_SIZE_16 | \
149                                 CSPR_MSEL_NOR | \
150                                 CSPR_V)
151 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
152 /* NOR Flash Timing Params */
153 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
154
155 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
156                                 FTIM0_NOR_TEADC(0x5) | \
157                                 FTIM0_NOR_TEAHC(0x5))
158 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
159                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
160                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
161 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
162                                 FTIM2_NOR_TCH(0x4) | \
163                                 FTIM2_NOR_TWPH(0x0E) | \
164                                 FTIM2_NOR_TWP(0x1c))
165 #define CONFIG_SYS_NOR_FTIM3    0x0
166
167 #define CONFIG_SYS_FLASH_QUIET_TEST
168 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
169
170 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
171 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
172 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
173 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
174
175 #define CONFIG_SYS_FLASH_EMPTY_INFO
176 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
177                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
178
179 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
180 #define QIXIS_BASE                      0xffdf0000
181 #define QIXIS_LBMAP_SWITCH              6
182 #define QIXIS_LBMAP_MASK                0x0f
183 #define QIXIS_LBMAP_SHIFT               0
184 #define QIXIS_LBMAP_DFLTBANK            0x00
185 #define QIXIS_LBMAP_ALTBANK             0x04
186 #define QIXIS_LBMAP_NAND                0x09
187 #define QIXIS_LBMAP_SD                  0x00
188 #define QIXIS_RCW_SRC_NAND              0x104
189 #define QIXIS_RCW_SRC_SD                0x040
190 #define QIXIS_RST_CTL_RESET             0x83
191 #define QIXIS_RST_FORCE_MEM             0x1
192 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
193 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
194 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
195 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
196
197 #define CONFIG_SYS_CSPR3_EXT    (0xf)
198 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
199                                 | CSPR_PORT_SIZE_8 \
200                                 | CSPR_MSEL_GPCM \
201                                 | CSPR_V)
202 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
203 #define CONFIG_SYS_CSOR3        0x0
204 /* QIXIS Timing parameters for IFC CS3 */
205 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
206                                         FTIM0_GPCM_TEADC(0x0e) | \
207                                         FTIM0_GPCM_TEAHC(0x0e))
208 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
209                                         FTIM1_GPCM_TRAD(0x3f))
210 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
211                                         FTIM2_GPCM_TCH(0x8) | \
212                                         FTIM2_GPCM_TWP(0x1f))
213 #define CONFIG_SYS_CS3_FTIM3            0x0
214
215 /* NAND Flash on IFC */
216 #define CONFIG_SYS_NAND_BASE            0xff800000
217 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
218
219 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
220 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
221                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
222                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
223                                 | CSPR_V)
224 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
225
226 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
227                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
228                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
229                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
230                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
231                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
232                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
233
234 /* ONFI NAND Flash mode0 Timing Params */
235 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
236                                         FTIM0_NAND_TWP(0x18)    | \
237                                         FTIM0_NAND_TWCHT(0x07)  | \
238                                         FTIM0_NAND_TWH(0x0a))
239 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
240                                         FTIM1_NAND_TWBE(0x39)   | \
241                                         FTIM1_NAND_TRR(0x0e)    | \
242                                         FTIM1_NAND_TRP(0x18))
243 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
244                                         FTIM2_NAND_TREH(0x0a)   | \
245                                         FTIM2_NAND_TWHRE(0x1e))
246 #define CONFIG_SYS_NAND_FTIM3           0x0
247
248 #define CONFIG_SYS_NAND_DDR_LAW         11
249 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
250 #define CONFIG_SYS_MAX_NAND_DEVICE      1
251
252 #if defined(CONFIG_MTD_RAW_NAND)
253 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
254 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
255 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
256 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
257 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
258 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
259 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
260 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
261 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
262 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
263 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
264 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
265 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
266 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
267 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
268 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
269 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
270 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
271 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
272 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
273 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
274 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
275 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
276 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
277 #else
278 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
279 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
280 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
281 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
282 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
283 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
284 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
285 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
286 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
287 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
288 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
289 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
290 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
291 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
292 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
293 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
294 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
295 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
296 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
297 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
298 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
299 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
300 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
301 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
302 #endif
303
304 #if defined(CONFIG_RAMBOOT_PBL)
305 #define CONFIG_SYS_RAMBOOT
306 #endif
307
308 #ifdef CONFIG_SPL_BUILD
309 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
310 #else
311 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
312 #endif
313
314 #define CONFIG_HWCONFIG
315
316 /* define to use L1 as initial stack */
317 #define CONFIG_L1_INIT_RAM
318 #define CONFIG_SYS_INIT_RAM_LOCK
319 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
320 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
321 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
322 /* The assembler doesn't like typecast */
323 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
324                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
325                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
326 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
327 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
328                                                 GENERATED_GBL_DATA_SIZE)
329 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
330 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
331
332 /*
333  * Serial Port
334  */
335 #define CONFIG_SYS_NS16550_SERIAL
336 #define CONFIG_SYS_NS16550_REG_SIZE     1
337 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
338 #define CONFIG_SYS_BAUDRATE_TABLE       \
339         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
340 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
341 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
342 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
343 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
344
345 /*
346  * I2C
347  */
348
349 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
350 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
351 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
352 #define I2C_MUX_CH_DEFAULT      0x8
353
354 #define I2C_MUX_CH_VOL_MONITOR 0xa
355
356 /* Voltage monitor on channel 2*/
357 #define I2C_VOL_MONITOR_ADDR           0x40
358 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
359 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
360 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
361
362 /* The lowest and highest voltage allowed for T208xQDS */
363 #define VDD_MV_MIN                      819
364 #define VDD_MV_MAX                      1212
365
366 /*
367  * RapidIO
368  */
369 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
370 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
371 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
372 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
373 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
374 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
375 /*
376  * for slave u-boot IMAGE instored in master memory space,
377  * PHYS must be aligned based on the SIZE
378  */
379 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
380 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
381 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
382 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
383 /*
384  * for slave UCODE and ENV instored in master memory space,
385  * PHYS must be aligned based on the SIZE
386  */
387 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
388 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
389 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
390
391 /* slave core release by master*/
392 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
393 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
394
395 /*
396  * SRIO_PCIE_BOOT - SLAVE
397  */
398 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
399 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
400 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
401                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
402 #endif
403
404 /*
405  * eSPI - Enhanced SPI
406  */
407
408 /*
409  * General PCI
410  * Memory space is mapped 1-1, but I/O space must start from 0.
411  */
412 #define CONFIG_PCIE1            /* PCIE controller 1 */
413 #define CONFIG_PCIE2            /* PCIE controller 2 */
414 #define CONFIG_PCIE3            /* PCIE controller 3 */
415 #define CONFIG_PCIE4            /* PCIE controller 4 */
416 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
417 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
418 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
419 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
420 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
421
422 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
423 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
424 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
425 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
426 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
427
428 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
429 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
430 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
431 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
432 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
433
434 /* controller 4, Base address 203000 */
435 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
436 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
437 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
438
439 #ifdef CONFIG_PCI
440 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
441 #endif
442
443 /* Qman/Bman */
444 #ifndef CONFIG_NOBQFMAN
445 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
446 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
447 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
448 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
449 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
450 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
451 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
452 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
453 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
454                                         CONFIG_SYS_BMAN_CENA_SIZE)
455 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
456 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
457 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
458 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
459 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
460 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
461 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
462 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
463 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
464 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
465 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
466                                         CONFIG_SYS_QMAN_CENA_SIZE)
467 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
468 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
469
470 #define CONFIG_SYS_DPAA_FMAN
471 #define CONFIG_SYS_DPAA_PME
472 #define CONFIG_SYS_PMAN
473 #define CONFIG_SYS_DPAA_DCE
474 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
475 #define CONFIG_SYS_INTERLAKEN
476
477 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
478 #endif /* CONFIG_NOBQFMAN */
479
480 #ifdef CONFIG_SYS_DPAA_FMAN
481 #define RGMII_PHY1_ADDR 0x1
482 #define RGMII_PHY2_ADDR 0x2
483 #define FM1_10GEC1_PHY_ADDR       0x3
484 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
485 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
486 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
487 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
488 #endif
489
490 #ifdef CONFIG_FMAN_ENET
491 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
492 #endif
493
494 /*
495  * SATA
496  */
497 #ifdef CONFIG_FSL_SATA_V2
498 #define CONFIG_SYS_SATA_MAX_DEVICE      2
499 #define CONFIG_SATA1
500 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
501 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
502 #define CONFIG_SATA2
503 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
504 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
505 #define CONFIG_LBA48
506 #endif
507
508 /*
509  * USB
510  */
511 #ifdef CONFIG_USB_EHCI_HCD
512 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
513 #define CONFIG_HAS_FSL_DR_USB
514 #endif
515
516 /*
517  * SDHC
518  */
519 #ifdef CONFIG_MMC
520 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
521 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
522 #endif
523
524 /*
525  * Dynamic MTD Partition support with mtdparts
526  */
527
528 /*
529  * Environment
530  */
531 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
532 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
533
534 /*
535  * Miscellaneous configurable options
536  */
537
538 /*
539  * For booting Linux, the board info and command line data
540  * have to be in the first 64 MB of memory, since this is
541  * the maximum mapped by the Linux kernel during initialization.
542  */
543 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
544 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
545
546 /*
547  * Environment Configuration
548  */
549 #define CONFIG_ROOTPATH  "/opt/nfsroot"
550 #define CONFIG_BOOTFILE  "uImage"
551 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
552
553 #define __USB_PHY_TYPE          utmi
554
555 #define CONFIG_EXTRA_ENV_SETTINGS                               \
556         "hwconfig=fsl_ddr:"                                     \
557         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
558         "bank_intlv=auto;"                                      \
559         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
560         "netdev=eth0\0"                                         \
561         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
562         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
563         "tftpflash=tftpboot $loadaddr $uboot && "               \
564         "protect off $ubootaddr +$filesize && "                 \
565         "erase $ubootaddr +$filesize && "                       \
566         "cp.b $loadaddr $ubootaddr $filesize && "               \
567         "protect on $ubootaddr +$filesize && "                  \
568         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
569         "consoledev=ttyS0\0"                                    \
570         "ramdiskaddr=2000000\0"                                 \
571         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
572         "fdtaddr=1e00000\0"                                     \
573         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
574         "bdev=sda3\0"
575
576 /*
577  * For emulation this causes u-boot to jump to the start of the
578  * proof point app code automatically
579  */
580 #define PROOF_POINTS                            \
581         "setenv bootargs root=/dev/$bdev rw "           \
582         "console=$consoledev,$baudrate $othbootargs;"   \
583         "cpu 1 release 0x29000000 - - -;"               \
584         "cpu 2 release 0x29000000 - - -;"               \
585         "cpu 3 release 0x29000000 - - -;"               \
586         "cpu 4 release 0x29000000 - - -;"               \
587         "cpu 5 release 0x29000000 - - -;"               \
588         "cpu 6 release 0x29000000 - - -;"               \
589         "cpu 7 release 0x29000000 - - -;"               \
590         "go 0x29000000"
591
592 #define HVBOOT                          \
593         "setenv bootargs config-addr=0x60000000; "      \
594         "bootm 0x01000000 - 0x00f00000"
595
596 #define ALU                             \
597         "setenv bootargs root=/dev/$bdev rw "           \
598         "console=$consoledev,$baudrate $othbootargs;"   \
599         "cpu 1 release 0x01000000 - - -;"               \
600         "cpu 2 release 0x01000000 - - -;"               \
601         "cpu 3 release 0x01000000 - - -;"               \
602         "cpu 4 release 0x01000000 - - -;"               \
603         "cpu 5 release 0x01000000 - - -;"               \
604         "cpu 6 release 0x01000000 - - -;"               \
605         "cpu 7 release 0x01000000 - - -;"               \
606         "go 0x01000000"
607
608 #include <asm/fsl_secure_boot.h>
609
610 #endif  /* __T208xQDS_H */