configs: fsl: move DDR specific defines to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * T2080/T2081 QDS board configuration file
8  */
9
10 #ifndef __T208xQDS_H
11 #define __T208xQDS_H
12
13 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
14 #if defined(CONFIG_ARCH_T2080)
15 #define CONFIG_FSL_SATA_V2
16 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
17 #define CONFIG_SRIO1            /* SRIO port 1 */
18 #define CONFIG_SRIO2            /* SRIO port 2 */
19 #elif defined(CONFIG_ARCH_T2081)
20 #endif
21
22 /* High Level Configuration Options */
23 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
24 #define CONFIG_ENABLE_36BIT_PHYS
25
26 #ifdef CONFIG_PHYS_64BIT
27 #define CONFIG_ADDR_MAP 1
28 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
29 #endif
30
31 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
32 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
33 #define CONFIG_ENV_OVERWRITE
34
35 #ifdef CONFIG_RAMBOOT_PBL
36 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
37
38 #define CONFIG_SPL_FLUSH_IMAGE
39 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
40 #define CONFIG_SPL_PAD_TO               0x40000
41 #define CONFIG_SPL_MAX_SIZE             0x28000
42 #define RESET_VECTOR_OFFSET             0x27FFC
43 #define BOOT_PAGE_OFFSET                0x27000
44 #ifdef CONFIG_SPL_BUILD
45 #define CONFIG_SPL_SKIP_RELOCATE
46 #define CONFIG_SPL_COMMON_INIT_DDR
47 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
48 #endif
49
50 #ifdef CONFIG_NAND
51 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
52 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
53 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
54 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
55 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
56 #if defined(CONFIG_ARCH_T2080)
57 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
58 #elif defined(CONFIG_ARCH_T2081)
59 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
60 #endif
61 #define CONFIG_SPL_NAND_BOOT
62 #endif
63
64 #ifdef CONFIG_SPIFLASH
65 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
66 #define CONFIG_SPL_SPI_FLASH_MINIMAL
67 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
68 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
69 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
70 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
71 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot.lds"
72 #ifndef CONFIG_SPL_BUILD
73 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
74 #endif
75 #if defined(CONFIG_ARCH_T2080)
76 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
77 #elif defined(CONFIG_ARCH_T2081)
78 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
79 #endif
80 #define CONFIG_SPL_SPI_BOOT
81 #endif
82
83 #ifdef CONFIG_SDCARD
84 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
85 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
86 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
87 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
88 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
89 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot.lds"
90 #ifndef CONFIG_SPL_BUILD
91 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
92 #endif
93 #if defined(CONFIG_ARCH_T2080)
94 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
95 #elif defined(CONFIG_ARCH_T2081)
96 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
97 #endif
98 #define CONFIG_SPL_MMC_BOOT
99 #endif
100
101 #endif /* CONFIG_RAMBOOT_PBL */
102
103 #define CONFIG_SRIO_PCIE_BOOT_MASTER
104 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
105 /* Set 1M boot space */
106 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
107 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
108                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
109 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
110 #endif
111
112 #ifndef CONFIG_RESET_VECTOR_ADDRESS
113 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
114 #endif
115
116 /*
117  * These can be toggled for performance analysis, otherwise use default.
118  */
119 #define CONFIG_SYS_CACHE_STASHING
120 #define CONFIG_BTB              /* toggle branch predition */
121 #define CONFIG_DDR_ECC
122 #ifdef CONFIG_DDR_ECC
123 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
124 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
125 #endif
126
127 #if defined(CONFIG_SPIFLASH)
128 #define CONFIG_ENV_SPI_BUS      0
129 #define CONFIG_ENV_SPI_CS       0
130 #define CONFIG_ENV_SPI_MAX_HZ   10000000
131 #define CONFIG_ENV_SPI_MODE     0
132 #define CONFIG_ENV_SIZE         0x2000     /* 8KB */
133 #define CONFIG_ENV_OFFSET       0x100000   /* 1MB */
134 #define CONFIG_ENV_SECT_SIZE    0x10000
135 #elif defined(CONFIG_SDCARD)
136 #define CONFIG_SYS_MMC_ENV_DEV  0
137 #define CONFIG_ENV_SIZE         0x2000
138 #define CONFIG_ENV_OFFSET       (512 * 0x800)
139 #elif defined(CONFIG_NAND)
140 #define CONFIG_ENV_SIZE         0x2000
141 #define CONFIG_ENV_OFFSET       (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
142 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
143 #define CONFIG_ENV_ADDR         0xffe20000
144 #define CONFIG_ENV_SIZE         0x2000
145 #elif defined(CONFIG_ENV_IS_NOWHERE)
146 #define CONFIG_ENV_SIZE         0x2000
147 #else
148 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
149 #define CONFIG_ENV_SIZE         0x2000
150 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
151 #endif
152
153 #ifndef __ASSEMBLY__
154 unsigned long get_board_sys_clk(void);
155 unsigned long get_board_ddr_clk(void);
156 #endif
157
158 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
159 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
160
161 /*
162  * Config the L3 Cache as L3 SRAM
163  */
164 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
165 #define CONFIG_SYS_L3_SIZE              (512 << 10)
166 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
167 #ifdef CONFIG_RAMBOOT_PBL
168 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
169 #endif
170 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
171 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
172 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
173
174 #define CONFIG_SYS_DCSRBAR      0xf0000000
175 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
176
177 /* EEPROM */
178 #define CONFIG_ID_EEPROM
179 #define CONFIG_SYS_I2C_EEPROM_NXID
180 #define CONFIG_SYS_EEPROM_BUS_NUM       0
181 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
182 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
183
184 /*
185  * DDR Setup
186  */
187 #define CONFIG_VERY_BIG_RAM
188 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
189 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
190 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
191 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
192 #define CONFIG_DDR_SPD
193 #define CONFIG_SYS_SPD_BUS_NUM  0
194 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
195 #define SPD_EEPROM_ADDRESS1     0x51
196 #define SPD_EEPROM_ADDRESS2     0x52
197 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
198 #define CTRL_INTLV_PREFERED     cacheline
199
200 /*
201  * IFC Definitions
202  */
203 #define CONFIG_SYS_FLASH_BASE           0xe0000000
204 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
205 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
206 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
207                                 + 0x8000000) | \
208                                 CSPR_PORT_SIZE_16 | \
209                                 CSPR_MSEL_NOR | \
210                                 CSPR_V)
211 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
212 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
213                                 CSPR_PORT_SIZE_16 | \
214                                 CSPR_MSEL_NOR | \
215                                 CSPR_V)
216 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
217 /* NOR Flash Timing Params */
218 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
219
220 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
221                                 FTIM0_NOR_TEADC(0x5) | \
222                                 FTIM0_NOR_TEAHC(0x5))
223 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
224                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
225                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
226 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
227                                 FTIM2_NOR_TCH(0x4) | \
228                                 FTIM2_NOR_TWPH(0x0E) | \
229                                 FTIM2_NOR_TWP(0x1c))
230 #define CONFIG_SYS_NOR_FTIM3    0x0
231
232 #define CONFIG_SYS_FLASH_QUIET_TEST
233 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
234
235 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
236 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
237 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
238 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
239
240 #define CONFIG_SYS_FLASH_EMPTY_INFO
241 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
242                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
243
244 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
245 #define QIXIS_BASE                      0xffdf0000
246 #define QIXIS_LBMAP_SWITCH              6
247 #define QIXIS_LBMAP_MASK                0x0f
248 #define QIXIS_LBMAP_SHIFT               0
249 #define QIXIS_LBMAP_DFLTBANK            0x00
250 #define QIXIS_LBMAP_ALTBANK             0x04
251 #define QIXIS_LBMAP_NAND                0x09
252 #define QIXIS_LBMAP_SD                  0x00
253 #define QIXIS_RCW_SRC_NAND              0x104
254 #define QIXIS_RCW_SRC_SD                0x040
255 #define QIXIS_RST_CTL_RESET             0x83
256 #define QIXIS_RST_FORCE_MEM             0x1
257 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
258 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
259 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
260 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
261
262 #define CONFIG_SYS_CSPR3_EXT    (0xf)
263 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
264                                 | CSPR_PORT_SIZE_8 \
265                                 | CSPR_MSEL_GPCM \
266                                 | CSPR_V)
267 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
268 #define CONFIG_SYS_CSOR3        0x0
269 /* QIXIS Timing parameters for IFC CS3 */
270 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
271                                         FTIM0_GPCM_TEADC(0x0e) | \
272                                         FTIM0_GPCM_TEAHC(0x0e))
273 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
274                                         FTIM1_GPCM_TRAD(0x3f))
275 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
276                                         FTIM2_GPCM_TCH(0x8) | \
277                                         FTIM2_GPCM_TWP(0x1f))
278 #define CONFIG_SYS_CS3_FTIM3            0x0
279
280 /* NAND Flash on IFC */
281 #define CONFIG_NAND_FSL_IFC
282 #define CONFIG_SYS_NAND_BASE            0xff800000
283 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
284
285 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
286 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
287                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
288                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
289                                 | CSPR_V)
290 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
291
292 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
293                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
294                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
295                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
296                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
297                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
298                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
299
300 #define CONFIG_SYS_NAND_ONFI_DETECTION
301
302 /* ONFI NAND Flash mode0 Timing Params */
303 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
304                                         FTIM0_NAND_TWP(0x18)    | \
305                                         FTIM0_NAND_TWCHT(0x07)  | \
306                                         FTIM0_NAND_TWH(0x0a))
307 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
308                                         FTIM1_NAND_TWBE(0x39)   | \
309                                         FTIM1_NAND_TRR(0x0e)    | \
310                                         FTIM1_NAND_TRP(0x18))
311 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
312                                         FTIM2_NAND_TREH(0x0a)   | \
313                                         FTIM2_NAND_TWHRE(0x1e))
314 #define CONFIG_SYS_NAND_FTIM3           0x0
315
316 #define CONFIG_SYS_NAND_DDR_LAW         11
317 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
318 #define CONFIG_SYS_MAX_NAND_DEVICE      1
319 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
320
321 #if defined(CONFIG_NAND)
322 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
323 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
324 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
325 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
326 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
327 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
328 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
329 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
330 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
331 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
332 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
333 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
334 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
335 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
336 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
337 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
338 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
339 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
340 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
341 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
342 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
343 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
344 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
345 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
346 #else
347 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
348 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
349 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
350 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
351 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
352 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
353 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
354 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
355 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
356 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
357 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
358 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
359 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
360 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
361 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
362 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
363 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
364 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
365 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
366 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
367 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
368 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
369 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
370 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
371 #endif
372
373 #if defined(CONFIG_RAMBOOT_PBL)
374 #define CONFIG_SYS_RAMBOOT
375 #endif
376
377 #ifdef CONFIG_SPL_BUILD
378 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
379 #else
380 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
381 #endif
382
383 #define CONFIG_HWCONFIG
384
385 /* define to use L1 as initial stack */
386 #define CONFIG_L1_INIT_RAM
387 #define CONFIG_SYS_INIT_RAM_LOCK
388 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
389 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
390 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
391 /* The assembler doesn't like typecast */
392 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
393                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
394                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
395 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
396 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
397                                                 GENERATED_GBL_DATA_SIZE)
398 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
399 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
400 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
401
402 /*
403  * Serial Port
404  */
405 #define CONFIG_SYS_NS16550_SERIAL
406 #define CONFIG_SYS_NS16550_REG_SIZE     1
407 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
408 #define CONFIG_SYS_BAUDRATE_TABLE       \
409         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
410 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
411 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
412 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
413 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
414
415 /*
416  * I2C
417  */
418 #define CONFIG_SYS_I2C
419 #define CONFIG_SYS_I2C_FSL
420 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
421 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
422 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
423 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
424 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
425 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
426 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
427 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
428 #define CONFIG_SYS_FSL_I2C_SPEED   100000
429 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
430 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
431 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
432 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
433 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
434 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
435 #define I2C_MUX_CH_DEFAULT      0x8
436
437 #define I2C_MUX_CH_VOL_MONITOR 0xa
438
439 /* Voltage monitor on channel 2*/
440 #define I2C_VOL_MONITOR_ADDR           0x40
441 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
442 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
443 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
444
445 #define CONFIG_VID_FLS_ENV              "t208xqds_vdd_mv"
446 #ifndef CONFIG_SPL_BUILD
447 #define CONFIG_VID
448 #endif
449 #define CONFIG_VOL_MONITOR_IR36021_SET
450 #define CONFIG_VOL_MONITOR_IR36021_READ
451 /* The lowest and highest voltage allowed for T208xQDS */
452 #define VDD_MV_MIN                      819
453 #define VDD_MV_MAX                      1212
454
455 /*
456  * RapidIO
457  */
458 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
459 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
460 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
461 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
462 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
463 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
464 /*
465  * for slave u-boot IMAGE instored in master memory space,
466  * PHYS must be aligned based on the SIZE
467  */
468 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
469 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
470 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
471 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
472 /*
473  * for slave UCODE and ENV instored in master memory space,
474  * PHYS must be aligned based on the SIZE
475  */
476 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
477 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
478 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
479
480 /* slave core release by master*/
481 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
482 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
483
484 /*
485  * SRIO_PCIE_BOOT - SLAVE
486  */
487 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
488 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
489 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
490                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
491 #endif
492
493 /*
494  * eSPI - Enhanced SPI
495  */
496 #ifdef CONFIG_SPI_FLASH
497
498 #define CONFIG_SF_DEFAULT_SPEED  10000000
499 #define CONFIG_SF_DEFAULT_MODE    0
500 #endif
501
502 /*
503  * General PCI
504  * Memory space is mapped 1-1, but I/O space must start from 0.
505  */
506 #define CONFIG_PCIE1            /* PCIE controller 1 */
507 #define CONFIG_PCIE2            /* PCIE controller 2 */
508 #define CONFIG_PCIE3            /* PCIE controller 3 */
509 #define CONFIG_PCIE4            /* PCIE controller 4 */
510 #define CONFIG_FSL_PCIE_RESET   /* pcie reset fix link width 2x-4x*/
511 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
512 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
513 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
514 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
515 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
516 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
517 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
518 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
519 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
520 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
521 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
522
523 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
524 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
525 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
526 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
527 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000 /* 256M */
528 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
529 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
530 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
531 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
532
533 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
534 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
535 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
536 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
537 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
538 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
539 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
540 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
541 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
542
543 /* controller 4, Base address 203000 */
544 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
545 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
546 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
547 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
548 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
549 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
550 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
551
552 #ifdef CONFIG_PCI
553 #define CONFIG_PCI_INDIRECT_BRIDGE
554 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
555 #endif
556
557 /* Qman/Bman */
558 #ifndef CONFIG_NOBQFMAN
559 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
560 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
561 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
562 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
563 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
564 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
565 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
566 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
567 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
568                                         CONFIG_SYS_BMAN_CENA_SIZE)
569 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
570 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
571 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
572 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
573 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
574 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
575 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
576 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
577 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
578 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
579 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
580                                         CONFIG_SYS_QMAN_CENA_SIZE)
581 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
582 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
583
584 #define CONFIG_SYS_DPAA_FMAN
585 #define CONFIG_SYS_DPAA_PME
586 #define CONFIG_SYS_PMAN
587 #define CONFIG_SYS_DPAA_DCE
588 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
589 #define CONFIG_SYS_INTERLAKEN
590
591 /* Default address of microcode for the Linux Fman driver */
592 #if defined(CONFIG_SPIFLASH)
593 /*
594  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
595  * env, so we got 0x110000.
596  */
597 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
598 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
599 #elif defined(CONFIG_SDCARD)
600 /*
601  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
602  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
603  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
604  */
605 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
606 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
607 #elif defined(CONFIG_NAND)
608 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
609 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
610 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
611 /*
612  * Slave has no ucode locally, it can fetch this from remote. When implementing
613  * in two corenet boards, slave's ucode could be stored in master's memory
614  * space, the address can be mapped from slave TLB->slave LAW->
615  * slave SRIO or PCIE outbound window->master inbound window->
616  * master LAW->the ucode address in master's memory space.
617  */
618 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
619 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
620 #else
621 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
622 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
623 #endif
624 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
625 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
626 #endif /* CONFIG_NOBQFMAN */
627
628 #ifdef CONFIG_SYS_DPAA_FMAN
629 #define CONFIG_FMAN_ENET
630 #define CONFIG_PHY_VITESSE
631 #define CONFIG_PHY_REALTEK
632 #define CONFIG_PHY_TERANETICS
633 #define RGMII_PHY1_ADDR 0x1
634 #define RGMII_PHY2_ADDR 0x2
635 #define FM1_10GEC1_PHY_ADDR       0x3
636 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
637 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
638 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
639 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
640 #endif
641
642 #ifdef CONFIG_FMAN_ENET
643 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
644 #endif
645
646 /*
647  * SATA
648  */
649 #ifdef CONFIG_FSL_SATA_V2
650 #define CONFIG_SYS_SATA_MAX_DEVICE      2
651 #define CONFIG_SATA1
652 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
653 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
654 #define CONFIG_SATA2
655 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
656 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
657 #define CONFIG_LBA48
658 #endif
659
660 /*
661  * USB
662  */
663 #ifdef CONFIG_USB_EHCI_HCD
664 #define CONFIG_USB_EHCI_FSL
665 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
666 #define CONFIG_HAS_FSL_DR_USB
667 #endif
668
669 /*
670  * SDHC
671  */
672 #ifdef CONFIG_MMC
673 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
674 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
675 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
676 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
677 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
678 #endif
679
680 /*
681  * Dynamic MTD Partition support with mtdparts
682  */
683
684 /*
685  * Environment
686  */
687 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
688 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
689
690 /*
691  * Miscellaneous configurable options
692  */
693 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
694
695 /*
696  * For booting Linux, the board info and command line data
697  * have to be in the first 64 MB of memory, since this is
698  * the maximum mapped by the Linux kernel during initialization.
699  */
700 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
701 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
702
703 #ifdef CONFIG_CMD_KGDB
704 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
705 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
706 #endif
707
708 /*
709  * Environment Configuration
710  */
711 #define CONFIG_ROOTPATH  "/opt/nfsroot"
712 #define CONFIG_BOOTFILE  "uImage"
713 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
714
715 /* default location for tftp and bootm */
716 #define CONFIG_LOADADDR         1000000
717 #define __USB_PHY_TYPE          utmi
718
719 #define CONFIG_EXTRA_ENV_SETTINGS                               \
720         "hwconfig=fsl_ddr:"                                     \
721         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
722         "bank_intlv=auto;"                                      \
723         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
724         "netdev=eth0\0"                                         \
725         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
726         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
727         "tftpflash=tftpboot $loadaddr $uboot && "               \
728         "protect off $ubootaddr +$filesize && "                 \
729         "erase $ubootaddr +$filesize && "                       \
730         "cp.b $loadaddr $ubootaddr $filesize && "               \
731         "protect on $ubootaddr +$filesize && "                  \
732         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
733         "consoledev=ttyS0\0"                                    \
734         "ramdiskaddr=2000000\0"                                 \
735         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
736         "fdtaddr=1e00000\0"                                     \
737         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
738         "bdev=sda3\0"
739
740 /*
741  * For emulation this causes u-boot to jump to the start of the
742  * proof point app code automatically
743  */
744 #define CONFIG_PROOF_POINTS                             \
745         "setenv bootargs root=/dev/$bdev rw "           \
746         "console=$consoledev,$baudrate $othbootargs;"   \
747         "cpu 1 release 0x29000000 - - -;"               \
748         "cpu 2 release 0x29000000 - - -;"               \
749         "cpu 3 release 0x29000000 - - -;"               \
750         "cpu 4 release 0x29000000 - - -;"               \
751         "cpu 5 release 0x29000000 - - -;"               \
752         "cpu 6 release 0x29000000 - - -;"               \
753         "cpu 7 release 0x29000000 - - -;"               \
754         "go 0x29000000"
755
756 #define CONFIG_HVBOOT                           \
757         "setenv bootargs config-addr=0x60000000; "      \
758         "bootm 0x01000000 - 0x00f00000"
759
760 #define CONFIG_ALU                              \
761         "setenv bootargs root=/dev/$bdev rw "           \
762         "console=$consoledev,$baudrate $othbootargs;"   \
763         "cpu 1 release 0x01000000 - - -;"               \
764         "cpu 2 release 0x01000000 - - -;"               \
765         "cpu 3 release 0x01000000 - - -;"               \
766         "cpu 4 release 0x01000000 - - -;"               \
767         "cpu 5 release 0x01000000 - - -;"               \
768         "cpu 6 release 0x01000000 - - -;"               \
769         "cpu 7 release 0x01000000 - - -;"               \
770         "go 0x01000000"
771
772 #define CONFIG_LINUX                            \
773         "setenv bootargs root=/dev/ram rw "             \
774         "console=$consoledev,$baudrate $othbootargs;"   \
775         "setenv ramdiskaddr 0x02000000;"                \
776         "setenv fdtaddr 0x00c00000;"                    \
777         "setenv loadaddr 0x1000000;"                    \
778         "bootm $loadaddr $ramdiskaddr $fdtaddr"
779
780 #define CONFIG_HDBOOT                                   \
781         "setenv bootargs root=/dev/$bdev rw "           \
782         "console=$consoledev,$baudrate $othbootargs;"   \
783         "tftp $loadaddr $bootfile;"                     \
784         "tftp $fdtaddr $fdtfile;"                       \
785         "bootm $loadaddr - $fdtaddr"
786
787 #define CONFIG_NFSBOOTCOMMAND                   \
788         "setenv bootargs root=/dev/nfs rw "     \
789         "nfsroot=$serverip:$rootpath "          \
790         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
791         "console=$consoledev,$baudrate $othbootargs;"   \
792         "tftp $loadaddr $bootfile;"             \
793         "tftp $fdtaddr $fdtfile;"               \
794         "bootm $loadaddr - $fdtaddr"
795
796 #define CONFIG_RAMBOOTCOMMAND                           \
797         "setenv bootargs root=/dev/ram rw "             \
798         "console=$consoledev,$baudrate $othbootargs;"   \
799         "tftp $ramdiskaddr $ramdiskfile;"               \
800         "tftp $loadaddr $bootfile;"                     \
801         "tftp $fdtaddr $fdtfile;"                       \
802         "bootm $loadaddr $ramdiskaddr $fdtaddr"
803
804 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
805
806 #include <asm/fsl_secure_boot.h>
807
808 #endif  /* __T208xQDS_H */