eff22c18bb72c17cea9fcb6e30b728cce2171eb3
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
19 #define CONFIG_SRIO1            /* SRIO port 1 */
20 #define CONFIG_SRIO2            /* SRIO port 2 */
21 #endif
22
23 /* High Level Configuration Options */
24 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
25
26 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
27 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
28
29 #ifdef CONFIG_RAMBOOT_PBL
30 #define RESET_VECTOR_OFFSET             0x27FFC
31 #define BOOT_PAGE_OFFSET                0x27000
32
33 #ifdef CONFIG_MTD_RAW_NAND
34 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
35 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
36 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
37 #endif
38
39 #ifdef CONFIG_SPIFLASH
40 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
45 #endif
46
47 #ifdef CONFIG_SDCARD
48 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
49 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
50 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
51 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
52 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
53 #endif
54
55 #endif /* CONFIG_RAMBOOT_PBL */
56
57 #define CONFIG_SRIO_PCIE_BOOT_MASTER
58 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
59 /* Set 1M boot space */
60 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
61 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
62                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
63 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
64 #endif
65
66 #ifndef CONFIG_RESET_VECTOR_ADDRESS
67 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
68 #endif
69
70 /*
71  * These can be toggled for performance analysis, otherwise use default.
72  */
73 #define CONFIG_SYS_CACHE_STASHING
74 #ifdef CONFIG_DDR_ECC
75 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
76 #endif
77
78 /*
79  * Config the L3 Cache as L3 SRAM
80  */
81 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
82 #define CONFIG_SYS_L3_SIZE              (512 << 10)
83 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
84
85 #define CONFIG_SYS_DCSRBAR      0xf0000000
86 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
87
88 /* EEPROM */
89 #define CONFIG_SYS_I2C_EEPROM_NXID
90 #define CONFIG_SYS_EEPROM_BUS_NUM       0
91
92 /*
93  * DDR Setup
94  */
95 #define CONFIG_VERY_BIG_RAM
96 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
97 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
98 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
99 #define SPD_EEPROM_ADDRESS1     0x51
100 #define SPD_EEPROM_ADDRESS2     0x52
101 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
102 #define CTRL_INTLV_PREFERED     cacheline
103
104 /*
105  * IFC Definitions
106  */
107 #define CONFIG_SYS_FLASH_BASE           0xe0000000
108 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
109 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
110 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
111                                 + 0x8000000) | \
112                                 CSPR_PORT_SIZE_16 | \
113                                 CSPR_MSEL_NOR | \
114                                 CSPR_V)
115 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
116 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
117                                 CSPR_PORT_SIZE_16 | \
118                                 CSPR_MSEL_NOR | \
119                                 CSPR_V)
120 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
121 /* NOR Flash Timing Params */
122 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
123
124 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
125                                 FTIM0_NOR_TEADC(0x5) | \
126                                 FTIM0_NOR_TEAHC(0x5))
127 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
128                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
129                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
130 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
131                                 FTIM2_NOR_TCH(0x4) | \
132                                 FTIM2_NOR_TWPH(0x0E) | \
133                                 FTIM2_NOR_TWP(0x1c))
134 #define CONFIG_SYS_NOR_FTIM3    0x0
135
136 #define CONFIG_SYS_FLASH_QUIET_TEST
137 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
138
139 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
140 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
141 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
142
143 #define CONFIG_SYS_FLASH_EMPTY_INFO
144 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
145                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
146
147 #define QIXIS_BASE                      0xffdf0000
148 #define QIXIS_LBMAP_SWITCH              6
149 #define QIXIS_LBMAP_MASK                0x0f
150 #define QIXIS_LBMAP_SHIFT               0
151 #define QIXIS_LBMAP_DFLTBANK            0x00
152 #define QIXIS_LBMAP_ALTBANK             0x04
153 #define QIXIS_LBMAP_NAND                0x09
154 #define QIXIS_LBMAP_SD                  0x00
155 #define QIXIS_RCW_SRC_NAND              0x104
156 #define QIXIS_RCW_SRC_SD                0x040
157 #define QIXIS_RST_CTL_RESET             0x83
158 #define QIXIS_RST_FORCE_MEM             0x1
159 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
160 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
161 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
162 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
163
164 #define CONFIG_SYS_CSPR3_EXT    (0xf)
165 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
166                                 | CSPR_PORT_SIZE_8 \
167                                 | CSPR_MSEL_GPCM \
168                                 | CSPR_V)
169 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
170 #define CONFIG_SYS_CSOR3        0x0
171 /* QIXIS Timing parameters for IFC CS3 */
172 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
173                                         FTIM0_GPCM_TEADC(0x0e) | \
174                                         FTIM0_GPCM_TEAHC(0x0e))
175 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
176                                         FTIM1_GPCM_TRAD(0x3f))
177 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
178                                         FTIM2_GPCM_TCH(0x8) | \
179                                         FTIM2_GPCM_TWP(0x1f))
180 #define CONFIG_SYS_CS3_FTIM3            0x0
181
182 /* NAND Flash on IFC */
183 #define CONFIG_SYS_NAND_BASE            0xff800000
184 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
185
186 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
187 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
189                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
190                                 | CSPR_V)
191 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
192
193 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
194                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
195                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
196                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
197                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
198                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
199                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
200
201 /* ONFI NAND Flash mode0 Timing Params */
202 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
203                                         FTIM0_NAND_TWP(0x18)    | \
204                                         FTIM0_NAND_TWCHT(0x07)  | \
205                                         FTIM0_NAND_TWH(0x0a))
206 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
207                                         FTIM1_NAND_TWBE(0x39)   | \
208                                         FTIM1_NAND_TRR(0x0e)    | \
209                                         FTIM1_NAND_TRP(0x18))
210 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
211                                         FTIM2_NAND_TREH(0x0a)   | \
212                                         FTIM2_NAND_TWHRE(0x1e))
213 #define CONFIG_SYS_NAND_FTIM3           0x0
214
215 #define CONFIG_SYS_NAND_DDR_LAW         11
216 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
217 #define CONFIG_SYS_MAX_NAND_DEVICE      1
218
219 #if defined(CONFIG_MTD_RAW_NAND)
220 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
221 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
222 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
223 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
224 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
228 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
230 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
236 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
237 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
238 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
239 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
240 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
241 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
242 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
243 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
244 #else
245 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
246 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
247 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
248 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
249 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
250 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
251 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
252 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
253 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
254 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
255 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
256 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
257 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
258 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
259 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
260 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
261 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
262 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
263 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
264 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
265 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
266 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
267 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
268 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
269 #endif
270
271 #if defined(CONFIG_RAMBOOT_PBL)
272 #define CONFIG_SYS_RAMBOOT
273 #endif
274
275 #define CONFIG_HWCONFIG
276
277 /* define to use L1 as initial stack */
278 #define CONFIG_L1_INIT_RAM
279 #define CONFIG_SYS_INIT_RAM_LOCK
280 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
281 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
282 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
283 /* The assembler doesn't like typecast */
284 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
285                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
286                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
287 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
288 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
289 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
290
291 /*
292  * Serial Port
293  */
294 #define CONFIG_SYS_NS16550_SERIAL
295 #define CONFIG_SYS_NS16550_REG_SIZE     1
296 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
297 #define CONFIG_SYS_BAUDRATE_TABLE       \
298         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
299 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
300 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
301 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
302 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
303
304 /*
305  * I2C
306  */
307
308 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
309 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
310 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
311 #define I2C_MUX_CH_DEFAULT      0x8
312
313 #define I2C_MUX_CH_VOL_MONITOR 0xa
314
315 /* Voltage monitor on channel 2*/
316 #define I2C_VOL_MONITOR_ADDR           0x40
317 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
318 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
319 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
320
321 /* The lowest and highest voltage allowed for T208xQDS */
322 #define VDD_MV_MIN                      819
323 #define VDD_MV_MAX                      1212
324
325 /*
326  * RapidIO
327  */
328 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
329 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
330 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
331 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
332 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
333 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
334 /*
335  * for slave u-boot IMAGE instored in master memory space,
336  * PHYS must be aligned based on the SIZE
337  */
338 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
339 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
340 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
341 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
342 /*
343  * for slave UCODE and ENV instored in master memory space,
344  * PHYS must be aligned based on the SIZE
345  */
346 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
347 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
348 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
349
350 /* slave core release by master*/
351 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
352 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
353
354 /*
355  * SRIO_PCIE_BOOT - SLAVE
356  */
357 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
358 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
359 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
360                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
361 #endif
362
363 /*
364  * eSPI - Enhanced SPI
365  */
366
367 /*
368  * General PCI
369  * Memory space is mapped 1-1, but I/O space must start from 0.
370  */
371 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
372 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
373 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
374 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
375 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
376
377 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
378 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
379 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
380 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
381 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
382
383 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
384 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
385 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
386 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
387 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
388
389 /* controller 4, Base address 203000 */
390 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
391 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
392 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
393
394 /* Qman/Bman */
395 #ifndef CONFIG_NOBQFMAN
396 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
397 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
398 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
399 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
400 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
401 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
402 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
403 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
404 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
405                                         CONFIG_SYS_BMAN_CENA_SIZE)
406 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
407 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
408 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
409 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
410 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
411 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
412 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
413 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
414 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
415 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
416 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
417                                         CONFIG_SYS_QMAN_CENA_SIZE)
418 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
419 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
420
421 #define CONFIG_SYS_DPAA_FMAN
422 #define CONFIG_SYS_DPAA_PME
423 #define CONFIG_SYS_PMAN
424 #define CONFIG_SYS_DPAA_DCE
425 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
426 #define CONFIG_SYS_INTERLAKEN
427
428 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
429 #endif /* CONFIG_NOBQFMAN */
430
431 #ifdef CONFIG_SYS_DPAA_FMAN
432 #define RGMII_PHY1_ADDR 0x1
433 #define RGMII_PHY2_ADDR 0x2
434 #define FM1_10GEC1_PHY_ADDR       0x3
435 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
436 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
437 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
438 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
439 #endif
440
441 /*
442  * USB
443  */
444
445 /*
446  * SDHC
447  */
448 #ifdef CONFIG_MMC
449 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
450 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
451 #endif
452
453 /*
454  * Dynamic MTD Partition support with mtdparts
455  */
456
457 /*
458  * Environment
459  */
460 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
461 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
462
463 /*
464  * Miscellaneous configurable options
465  */
466
467 /*
468  * For booting Linux, the board info and command line data
469  * have to be in the first 64 MB of memory, since this is
470  * the maximum mapped by the Linux kernel during initialization.
471  */
472 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
473 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
474
475 /*
476  * Environment Configuration
477  */
478 #define CONFIG_ROOTPATH  "/opt/nfsroot"
479 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
480
481 #define __USB_PHY_TYPE          utmi
482
483 #define CONFIG_EXTRA_ENV_SETTINGS                               \
484         "hwconfig=fsl_ddr:"                                     \
485         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
486         "bank_intlv=auto;"                                      \
487         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
488         "netdev=eth0\0"                                         \
489         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
490         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
491         "tftpflash=tftpboot $loadaddr $uboot && "               \
492         "protect off $ubootaddr +$filesize && "                 \
493         "erase $ubootaddr +$filesize && "                       \
494         "cp.b $loadaddr $ubootaddr $filesize && "               \
495         "protect on $ubootaddr +$filesize && "                  \
496         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
497         "consoledev=ttyS0\0"                                    \
498         "ramdiskaddr=2000000\0"                                 \
499         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
500         "fdtaddr=1e00000\0"                                     \
501         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
502         "bdev=sda3\0"
503
504 /*
505  * For emulation this causes u-boot to jump to the start of the
506  * proof point app code automatically
507  */
508 #define PROOF_POINTS                            \
509         "setenv bootargs root=/dev/$bdev rw "           \
510         "console=$consoledev,$baudrate $othbootargs;"   \
511         "cpu 1 release 0x29000000 - - -;"               \
512         "cpu 2 release 0x29000000 - - -;"               \
513         "cpu 3 release 0x29000000 - - -;"               \
514         "cpu 4 release 0x29000000 - - -;"               \
515         "cpu 5 release 0x29000000 - - -;"               \
516         "cpu 6 release 0x29000000 - - -;"               \
517         "cpu 7 release 0x29000000 - - -;"               \
518         "go 0x29000000"
519
520 #define HVBOOT                          \
521         "setenv bootargs config-addr=0x60000000; "      \
522         "bootm 0x01000000 - 0x00f00000"
523
524 #define ALU                             \
525         "setenv bootargs root=/dev/$bdev rw "           \
526         "console=$consoledev,$baudrate $othbootargs;"   \
527         "cpu 1 release 0x01000000 - - -;"               \
528         "cpu 2 release 0x01000000 - - -;"               \
529         "cpu 3 release 0x01000000 - - -;"               \
530         "cpu 4 release 0x01000000 - - -;"               \
531         "cpu 5 release 0x01000000 - - -;"               \
532         "cpu 6 release 0x01000000 - - -;"               \
533         "cpu 7 release 0x01000000 - - -;"               \
534         "go 0x01000000"
535
536 #include <asm/fsl_secure_boot.h>
537
538 #endif  /* __T208xQDS_H */