2 * Copyright 2011-2013 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * T2080/T2081 QDS board configuration file
14 #define CONFIG_SYS_GENERIC_BOARD
15 #define CONFIG_DISPLAY_BOARDINFO
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
18 #define CONFIG_USB_EHCI
19 #if defined(CONFIG_PPC_T2080)
20 #define CONFIG_T2080QDS
21 #define CONFIG_FSL_SATA_V2
22 #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
23 #define CONFIG_SRIO1 /* SRIO port 1 */
24 #define CONFIG_SRIO2 /* SRIO port 2 */
25 #elif defined(CONFIG_PPC_T2081)
26 #define CONFIG_T2081QDS
29 /* High Level Configuration Options */
30 #define CONFIG_PHYS_64BIT
32 #define CONFIG_E500 /* BOOKE e500 family */
33 #define CONFIG_E500MC /* BOOKE e500mc family */
34 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
35 #define CONFIG_MP /* support multiple processors */
36 #define CONFIG_ENABLE_36BIT_PHYS
38 #ifdef CONFIG_PHYS_64BIT
39 #define CONFIG_ADDR_MAP 1
40 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
43 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
44 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
45 #define CONFIG_FSL_IFC /* Enable IFC Support */
46 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
47 #define CONFIG_FSL_LAW /* Use common FSL init code */
48 #define CONFIG_ENV_OVERWRITE
50 #ifdef CONFIG_RAMBOOT_PBL
51 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
52 #if defined(CONFIG_PPC_T2080)
53 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
54 #elif defined(CONFIG_PPC_T2081)
55 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
58 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
59 #define CONFIG_SPL_ENV_SUPPORT
60 #define CONFIG_SPL_SERIAL_SUPPORT
61 #define CONFIG_SPL_FLUSH_IMAGE
62 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
63 #define CONFIG_SPL_LIBGENERIC_SUPPORT
64 #define CONFIG_SPL_LIBCOMMON_SUPPORT
65 #define CONFIG_SPL_I2C_SUPPORT
66 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
67 #define CONFIG_FSL_LAW /* Use common FSL init code */
68 #define CONFIG_SYS_TEXT_BASE 0x00201000
69 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
70 #define CONFIG_SPL_PAD_TO 0x40000
71 #define CONFIG_SPL_MAX_SIZE 0x28000
72 #define RESET_VECTOR_OFFSET 0x27FFC
73 #define BOOT_PAGE_OFFSET 0x27000
74 #ifdef CONFIG_SPL_BUILD
75 #define CONFIG_SPL_SKIP_RELOCATE
76 #define CONFIG_SPL_COMMON_INIT_DDR
77 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
78 #define CONFIG_SYS_NO_FLASH
82 #define CONFIG_SPL_NAND_SUPPORT
83 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
84 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
85 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
86 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
87 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
88 #define CONFIG_SPL_NAND_BOOT
91 #ifdef CONFIG_SPIFLASH
92 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
93 #define CONFIG_SPL_SPI_SUPPORT
94 #define CONFIG_SPL_SPI_FLASH_SUPPORT
95 #define CONFIG_SPL_SPI_FLASH_MINIMAL
96 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
97 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
98 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
99 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
100 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
101 #ifndef CONFIG_SPL_BUILD
102 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
104 #define CONFIG_SPL_SPI_BOOT
108 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
109 #define CONFIG_SPL_MMC_SUPPORT
110 #define CONFIG_SPL_MMC_MINIMAL
111 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
112 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
113 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
114 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
115 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
116 #ifndef CONFIG_SPL_BUILD
117 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
119 #define CONFIG_SPL_MMC_BOOT
122 #endif /* CONFIG_RAMBOOT_PBL */
124 #define CONFIG_SRIO_PCIE_BOOT_MASTER
125 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
126 /* Set 1M boot space */
127 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
128 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
129 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
130 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
131 #define CONFIG_SYS_NO_FLASH
134 #ifndef CONFIG_SYS_TEXT_BASE
135 #define CONFIG_SYS_TEXT_BASE 0xeff40000
138 #ifndef CONFIG_RESET_VECTOR_ADDRESS
139 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
143 * These can be toggled for performance analysis, otherwise use default.
145 #define CONFIG_SYS_CACHE_STASHING
146 #define CONFIG_BTB /* toggle branch predition */
147 #define CONFIG_DDR_ECC
148 #ifdef CONFIG_DDR_ECC
149 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
150 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
153 #ifndef CONFIG_SYS_NO_FLASH
154 #define CONFIG_FLASH_CFI_DRIVER
155 #define CONFIG_SYS_FLASH_CFI
156 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
159 #if defined(CONFIG_SPIFLASH)
160 #define CONFIG_SYS_EXTRA_ENV_RELOC
161 #define CONFIG_ENV_IS_IN_SPI_FLASH
162 #define CONFIG_ENV_SPI_BUS 0
163 #define CONFIG_ENV_SPI_CS 0
164 #define CONFIG_ENV_SPI_MAX_HZ 10000000
165 #define CONFIG_ENV_SPI_MODE 0
166 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
167 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
168 #define CONFIG_ENV_SECT_SIZE 0x10000
169 #elif defined(CONFIG_SDCARD)
170 #define CONFIG_SYS_EXTRA_ENV_RELOC
171 #define CONFIG_ENV_IS_IN_MMC
172 #define CONFIG_SYS_MMC_ENV_DEV 0
173 #define CONFIG_ENV_SIZE 0x2000
174 #define CONFIG_ENV_OFFSET (512 * 0x800)
175 #elif defined(CONFIG_NAND)
176 #define CONFIG_SYS_EXTRA_ENV_RELOC
177 #define CONFIG_ENV_IS_IN_NAND
178 #define CONFIG_ENV_SIZE 0x2000
179 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
180 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
181 #define CONFIG_ENV_IS_IN_REMOTE
182 #define CONFIG_ENV_ADDR 0xffe20000
183 #define CONFIG_ENV_SIZE 0x2000
184 #elif defined(CONFIG_ENV_IS_NOWHERE)
185 #define CONFIG_ENV_SIZE 0x2000
187 #define CONFIG_ENV_IS_IN_FLASH
188 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
189 #define CONFIG_ENV_SIZE 0x2000
190 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
194 unsigned long get_board_sys_clk(void);
195 unsigned long get_board_ddr_clk(void);
198 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
199 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
202 * Config the L3 Cache as L3 SRAM
204 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
205 #define CONFIG_SYS_L3_SIZE (512 << 10)
206 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
207 #ifdef CONFIG_RAMBOOT_PBL
208 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
210 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
211 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
212 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
213 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
215 #define CONFIG_SYS_DCSRBAR 0xf0000000
216 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
219 #define CONFIG_ID_EEPROM
220 #define CONFIG_SYS_I2C_EEPROM_NXID
221 #define CONFIG_SYS_EEPROM_BUS_NUM 0
222 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
223 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
228 #define CONFIG_VERY_BIG_RAM
229 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
230 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
231 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
232 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
233 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
234 #define CONFIG_DDR_SPD
235 #define CONFIG_SYS_FSL_DDR3
236 #define CONFIG_FSL_DDR_INTERACTIVE
237 #define CONFIG_SYS_SPD_BUS_NUM 0
238 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
239 #define SPD_EEPROM_ADDRESS1 0x51
240 #define SPD_EEPROM_ADDRESS2 0x52
241 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
242 #define CTRL_INTLV_PREFERED cacheline
247 #define CONFIG_SYS_FLASH_BASE 0xe0000000
248 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
249 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
250 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
252 CSPR_PORT_SIZE_16 | \
255 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
256 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
257 CSPR_PORT_SIZE_16 | \
260 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
261 /* NOR Flash Timing Params */
262 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
264 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
265 FTIM0_NOR_TEADC(0x5) | \
266 FTIM0_NOR_TEAHC(0x5))
267 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
268 FTIM1_NOR_TRAD_NOR(0x1A) |\
269 FTIM1_NOR_TSEQRAD_NOR(0x13))
270 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
271 FTIM2_NOR_TCH(0x4) | \
272 FTIM2_NOR_TWPH(0x0E) | \
274 #define CONFIG_SYS_NOR_FTIM3 0x0
276 #define CONFIG_SYS_FLASH_QUIET_TEST
277 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
279 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
280 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
281 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
282 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
284 #define CONFIG_SYS_FLASH_EMPTY_INFO
285 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
286 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
288 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
289 #define QIXIS_BASE 0xffdf0000
290 #define QIXIS_LBMAP_SWITCH 6
291 #define QIXIS_LBMAP_MASK 0x0f
292 #define QIXIS_LBMAP_SHIFT 0
293 #define QIXIS_LBMAP_DFLTBANK 0x00
294 #define QIXIS_LBMAP_ALTBANK 0x04
295 #define QIXIS_RST_CTL_RESET 0x83
296 #define QIXIS_RST_FORCE_MEM 0x1
297 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
298 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
299 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
300 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
302 #define CONFIG_SYS_CSPR3_EXT (0xf)
303 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
307 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
308 #define CONFIG_SYS_CSOR3 0x0
309 /* QIXIS Timing parameters for IFC CS3 */
310 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
311 FTIM0_GPCM_TEADC(0x0e) | \
312 FTIM0_GPCM_TEAHC(0x0e))
313 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
314 FTIM1_GPCM_TRAD(0x3f))
315 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
316 FTIM2_GPCM_TCH(0x8) | \
317 FTIM2_GPCM_TWP(0x1f))
318 #define CONFIG_SYS_CS3_FTIM3 0x0
320 /* NAND Flash on IFC */
321 #define CONFIG_NAND_FSL_IFC
322 #define CONFIG_SYS_NAND_BASE 0xff800000
323 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
325 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
326 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
327 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
328 | CSPR_MSEL_NAND /* MSEL = NAND */ \
330 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
332 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
333 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
334 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
335 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
336 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
337 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
338 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
340 #define CONFIG_SYS_NAND_ONFI_DETECTION
342 /* ONFI NAND Flash mode0 Timing Params */
343 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
344 FTIM0_NAND_TWP(0x18) | \
345 FTIM0_NAND_TWCHT(0x07) | \
346 FTIM0_NAND_TWH(0x0a))
347 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
348 FTIM1_NAND_TWBE(0x39) | \
349 FTIM1_NAND_TRR(0x0e) | \
350 FTIM1_NAND_TRP(0x18))
351 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
352 FTIM2_NAND_TREH(0x0a) | \
353 FTIM2_NAND_TWHRE(0x1e))
354 #define CONFIG_SYS_NAND_FTIM3 0x0
356 #define CONFIG_SYS_NAND_DDR_LAW 11
357 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
358 #define CONFIG_SYS_MAX_NAND_DEVICE 1
359 #define CONFIG_CMD_NAND
360 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
362 #if defined(CONFIG_NAND)
363 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
364 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
365 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
366 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
367 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
368 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
369 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
370 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
371 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
372 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
373 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
374 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
375 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
376 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
377 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
378 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
379 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
380 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
381 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
382 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
383 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
384 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
385 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
386 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
388 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
389 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
390 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
391 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
392 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
393 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
394 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
395 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
396 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
397 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
398 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
399 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
400 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
401 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
402 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
403 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
404 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
405 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
406 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
407 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
408 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
409 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
410 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
411 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
414 #if defined(CONFIG_RAMBOOT_PBL)
415 #define CONFIG_SYS_RAMBOOT
418 #ifdef CONFIG_SPL_BUILD
419 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
421 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
424 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
425 #define CONFIG_MISC_INIT_R
426 #define CONFIG_HWCONFIG
428 /* define to use L1 as initial stack */
429 #define CONFIG_L1_INIT_RAM
430 #define CONFIG_SYS_INIT_RAM_LOCK
431 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
432 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
433 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
434 /* The assembler doesn't like typecast */
435 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
436 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
437 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
438 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
439 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
440 GENERATED_GBL_DATA_SIZE)
441 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
442 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
443 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
448 #define CONFIG_CONS_INDEX 1
449 #define CONFIG_SYS_NS16550
450 #define CONFIG_SYS_NS16550_SERIAL
451 #define CONFIG_SYS_NS16550_REG_SIZE 1
452 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
453 #define CONFIG_SYS_BAUDRATE_TABLE \
454 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
455 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
456 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
457 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
458 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
460 /* Use the HUSH parser */
461 #define CONFIG_SYS_HUSH_PARSER
462 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
464 /* pass open firmware flat tree */
465 #define CONFIG_OF_LIBFDT
466 #define CONFIG_OF_BOARD_SETUP
467 #define CONFIG_OF_STDOUT_VIA_ALIAS
469 /* new uImage format support */
471 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
476 #define CONFIG_SYS_I2C
477 #define CONFIG_SYS_I2C_FSL
478 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
479 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
480 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
481 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
482 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
483 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
484 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
485 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
486 #define CONFIG_SYS_FSL_I2C_SPEED 100000
487 #define CONFIG_SYS_FSL_I2C2_SPEED 100000
488 #define CONFIG_SYS_FSL_I2C3_SPEED 100000
489 #define CONFIG_SYS_FSL_I2C4_SPEED 100000
490 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
491 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
492 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
493 #define I2C_MUX_CH_DEFAULT 0x8
495 #define I2C_MUX_CH_VOL_MONITOR 0xa
497 /* Voltage monitor on channel 2*/
498 #define I2C_VOL_MONITOR_ADDR 0x40
499 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
500 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
501 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
503 #define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
504 #ifndef CONFIG_SPL_BUILD
507 #define CONFIG_VOL_MONITOR_IR36021_SET
508 #define CONFIG_VOL_MONITOR_IR36021_READ
509 /* The lowest and highest voltage allowed for T208xQDS */
510 #define VDD_MV_MIN 819
511 #define VDD_MV_MAX 1212
516 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
517 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
518 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
519 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
520 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
521 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
523 * for slave u-boot IMAGE instored in master memory space,
524 * PHYS must be aligned based on the SIZE
526 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
527 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
528 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
529 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
531 * for slave UCODE and ENV instored in master memory space,
532 * PHYS must be aligned based on the SIZE
534 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
535 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
536 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
538 /* slave core release by master*/
539 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
540 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
543 * SRIO_PCIE_BOOT - SLAVE
545 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
546 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
547 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
548 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
552 * eSPI - Enhanced SPI
554 #ifdef CONFIG_SPI_FLASH
555 #define CONFIG_FSL_ESPI
556 #define CONFIG_SPI_FLASH_STMICRO
557 #ifndef CONFIG_SPL_BUILD
558 #define CONFIG_SPI_FLASH_SST
559 #define CONFIG_SPI_FLASH_EON
562 #define CONFIG_CMD_SF
563 #define CONFIG_SPI_FLASH_BAR
564 #define CONFIG_SF_DEFAULT_SPEED 10000000
565 #define CONFIG_SF_DEFAULT_MODE 0
570 * Memory space is mapped 1-1, but I/O space must start from 0.
572 #define CONFIG_PCI /* Enable PCI/PCIE */
573 #define CONFIG_PCIE1 /* PCIE controler 1 */
574 #define CONFIG_PCIE2 /* PCIE controler 2 */
575 #define CONFIG_PCIE3 /* PCIE controler 3 */
576 #define CONFIG_PCIE4 /* PCIE controler 4 */
577 #define CONFIG_FSL_PCIE_RESET
578 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
579 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
580 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
581 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
582 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
583 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
584 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
585 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
586 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
587 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
588 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
590 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
591 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
592 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
593 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
594 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
595 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
596 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
597 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
598 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
600 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
601 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
602 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
603 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
604 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
605 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
606 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
607 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
608 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
610 /* controller 4, Base address 203000 */
611 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
612 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
613 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
614 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
615 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
616 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
617 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
620 #define CONFIG_PCI_INDIRECT_BRIDGE
621 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
622 #define CONFIG_PCI_PNP /* do pci plug-and-play */
623 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
624 #define CONFIG_DOS_PARTITION
628 #ifndef CONFIG_NOBQFMAN
629 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
630 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
631 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
632 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
633 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
634 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
635 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
636 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
637 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
638 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
639 CONFIG_SYS_BMAN_CENA_SIZE)
640 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
641 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
642 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
643 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
644 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
645 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
646 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
647 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
648 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
649 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
650 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
651 CONFIG_SYS_QMAN_CENA_SIZE)
652 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
653 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
655 #define CONFIG_SYS_DPAA_FMAN
656 #define CONFIG_SYS_DPAA_PME
657 #define CONFIG_SYS_PMAN
658 #define CONFIG_SYS_DPAA_DCE
659 #define CONFIG_SYS_DPAA_RMAN /* RMan */
660 #define CONFIG_SYS_INTERLAKEN
662 /* Default address of microcode for the Linux Fman driver */
663 #if defined(CONFIG_SPIFLASH)
665 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
666 * env, so we got 0x110000.
668 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
669 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
670 #elif defined(CONFIG_SDCARD)
672 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
673 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
674 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
676 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
677 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
678 #elif defined(CONFIG_NAND)
679 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
680 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
681 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
683 * Slave has no ucode locally, it can fetch this from remote. When implementing
684 * in two corenet boards, slave's ucode could be stored in master's memory
685 * space, the address can be mapped from slave TLB->slave LAW->
686 * slave SRIO or PCIE outbound window->master inbound window->
687 * master LAW->the ucode address in master's memory space.
689 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
690 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
692 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
693 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
695 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
696 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
697 #endif /* CONFIG_NOBQFMAN */
699 #ifdef CONFIG_SYS_DPAA_FMAN
700 #define CONFIG_FMAN_ENET
701 #define CONFIG_PHYLIB_10G
702 #define CONFIG_PHY_VITESSE
703 #define CONFIG_PHY_REALTEK
704 #define CONFIG_PHY_TERANETICS
705 #define RGMII_PHY1_ADDR 0x1
706 #define RGMII_PHY2_ADDR 0x2
707 #define FM1_10GEC1_PHY_ADDR 0x3
708 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
709 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
710 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
711 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
714 #ifdef CONFIG_FMAN_ENET
715 #define CONFIG_MII /* MII PHY management */
716 #define CONFIG_ETHPRIME "FM1@DTSEC3"
717 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
723 #ifdef CONFIG_FSL_SATA_V2
724 #define CONFIG_LIBATA
725 #define CONFIG_FSL_SATA
726 #define CONFIG_SYS_SATA_MAX_DEVICE 2
728 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
729 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
731 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
732 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
734 #define CONFIG_CMD_SATA
735 #define CONFIG_DOS_PARTITION
736 #define CONFIG_CMD_EXT2
742 #ifdef CONFIG_USB_EHCI
743 #define CONFIG_CMD_USB
744 #define CONFIG_USB_STORAGE
745 #define CONFIG_USB_EHCI_FSL
746 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
747 #define CONFIG_CMD_EXT2
748 #define CONFIG_HAS_FSL_DR_USB
755 #define CONFIG_CMD_MMC
756 #define CONFIG_FSL_ESDHC
757 #define define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
758 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
759 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
760 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
761 #define CONFIG_GENERIC_MMC
762 #define CONFIG_CMD_EXT2
763 #define CONFIG_CMD_FAT
764 #define CONFIG_DOS_PARTITION
765 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
770 * Dynamic MTD Partition support with mtdparts
772 #ifndef CONFIG_SYS_NO_FLASH
773 #define CONFIG_MTD_DEVICE
774 #define CONFIG_MTD_PARTITIONS
775 #define CONFIG_CMD_MTDPARTS
776 #define CONFIG_FLASH_CFI_MTD
777 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
779 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
780 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
781 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
782 "1m(uboot),5m(kernel),128k(dtb),-(user)"
788 #define CONFIG_LOADS_ECHO /* echo on for serial download */
789 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
792 * Command line configuration.
794 #define CONFIG_CMD_DHCP
795 #define CONFIG_CMD_ELF
796 #define CONFIG_CMD_ERRATA
797 #define CONFIG_CMD_GREPENV
798 #define CONFIG_CMD_IRQ
799 #define CONFIG_CMD_I2C
800 #define CONFIG_CMD_MII
801 #define CONFIG_CMD_PING
802 #define CONFIG_CMD_REGINFO
805 #define CONFIG_CMD_PCI
808 /* Hash command with SHA acceleration supported in hardware */
809 #ifdef CONFIG_FSL_CAAM
810 #define CONFIG_CMD_HASH
811 #define CONFIG_SHA_HW_ACCEL
815 * Miscellaneous configurable options
817 #define CONFIG_SYS_LONGHELP /* undef to save memory */
818 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
819 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
820 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
821 #ifdef CONFIG_CMD_KGDB
822 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
824 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
826 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
827 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
828 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
831 * For booting Linux, the board info and command line data
832 * have to be in the first 64 MB of memory, since this is
833 * the maximum mapped by the Linux kernel during initialization.
835 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
836 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
838 #ifdef CONFIG_CMD_KGDB
839 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
840 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
844 * Environment Configuration
846 #define CONFIG_ROOTPATH "/opt/nfsroot"
847 #define CONFIG_BOOTFILE "uImage"
848 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
850 /* default location for tftp and bootm */
851 #define CONFIG_LOADADDR 1000000
852 #define CONFIG_BAUDRATE 115200
853 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
854 #define __USB_PHY_TYPE utmi
856 #define CONFIG_EXTRA_ENV_SETTINGS \
857 "hwconfig=fsl_ddr:" \
858 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
860 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
862 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
863 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
864 "tftpflash=tftpboot $loadaddr $uboot && " \
865 "protect off $ubootaddr +$filesize && " \
866 "erase $ubootaddr +$filesize && " \
867 "cp.b $loadaddr $ubootaddr $filesize && " \
868 "protect on $ubootaddr +$filesize && " \
869 "cmp.b $loadaddr $ubootaddr $filesize\0" \
870 "consoledev=ttyS0\0" \
871 "ramdiskaddr=2000000\0" \
872 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
874 "fdtfile=t2080qds/t2080qds.dtb\0" \
878 * For emulation this causes u-boot to jump to the start of the
879 * proof point app code automatically
881 #define CONFIG_PROOF_POINTS \
882 "setenv bootargs root=/dev/$bdev rw " \
883 "console=$consoledev,$baudrate $othbootargs;" \
884 "cpu 1 release 0x29000000 - - -;" \
885 "cpu 2 release 0x29000000 - - -;" \
886 "cpu 3 release 0x29000000 - - -;" \
887 "cpu 4 release 0x29000000 - - -;" \
888 "cpu 5 release 0x29000000 - - -;" \
889 "cpu 6 release 0x29000000 - - -;" \
890 "cpu 7 release 0x29000000 - - -;" \
893 #define CONFIG_HVBOOT \
894 "setenv bootargs config-addr=0x60000000; " \
895 "bootm 0x01000000 - 0x00f00000"
898 "setenv bootargs root=/dev/$bdev rw " \
899 "console=$consoledev,$baudrate $othbootargs;" \
900 "cpu 1 release 0x01000000 - - -;" \
901 "cpu 2 release 0x01000000 - - -;" \
902 "cpu 3 release 0x01000000 - - -;" \
903 "cpu 4 release 0x01000000 - - -;" \
904 "cpu 5 release 0x01000000 - - -;" \
905 "cpu 6 release 0x01000000 - - -;" \
906 "cpu 7 release 0x01000000 - - -;" \
909 #define CONFIG_LINUX \
910 "setenv bootargs root=/dev/ram rw " \
911 "console=$consoledev,$baudrate $othbootargs;" \
912 "setenv ramdiskaddr 0x02000000;" \
913 "setenv fdtaddr 0x00c00000;" \
914 "setenv loadaddr 0x1000000;" \
915 "bootm $loadaddr $ramdiskaddr $fdtaddr"
917 #define CONFIG_HDBOOT \
918 "setenv bootargs root=/dev/$bdev rw " \
919 "console=$consoledev,$baudrate $othbootargs;" \
920 "tftp $loadaddr $bootfile;" \
921 "tftp $fdtaddr $fdtfile;" \
922 "bootm $loadaddr - $fdtaddr"
924 #define CONFIG_NFSBOOTCOMMAND \
925 "setenv bootargs root=/dev/nfs rw " \
926 "nfsroot=$serverip:$rootpath " \
927 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
928 "console=$consoledev,$baudrate $othbootargs;" \
929 "tftp $loadaddr $bootfile;" \
930 "tftp $fdtaddr $fdtfile;" \
931 "bootm $loadaddr - $fdtaddr"
933 #define CONFIG_RAMBOOTCOMMAND \
934 "setenv bootargs root=/dev/ram rw " \
935 "console=$consoledev,$baudrate $othbootargs;" \
936 "tftp $ramdiskaddr $ramdiskfile;" \
937 "tftp $loadaddr $bootfile;" \
938 "tftp $fdtaddr $fdtfile;" \
939 "bootm $loadaddr $ramdiskaddr $fdtaddr"
941 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
943 #ifdef CONFIG_SECURE_BOOT
944 #include <asm/fsl_secure_boot.h>
945 #define CONFIG_CMD_BLOB
946 #undef CONFIG_CMD_USB
949 #endif /* __T208xQDS_H */