2 + * Copyright 2014 Freescale Semiconductor, Inc.
4 + * SPDX-License-Identifier: GPL-2.0+
11 * T104x RDB board configuration file
13 #define CONFIG_T104xRDB
14 #define CONFIG_DISPLAY_BOARDINFO
16 #define CONFIG_E500 /* BOOKE e500 family */
17 #include <asm/config_mpc85xx.h>
19 #ifdef CONFIG_RAMBOOT_PBL
21 #ifndef CONFIG_SECURE_BOOT
22 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
24 #define CONFIG_SYS_FSL_PBL_PBI \
25 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
28 #ifdef CONFIG_T1040RDB
29 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg
31 #ifdef CONFIG_T1042RDB_PI
32 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg
34 #ifdef CONFIG_T1042RDB
35 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg
37 #ifdef CONFIG_T1040D4RDB
38 #define CONFIG_SYS_FSL_PBL_RCW \
39 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_rcw.cfg
41 #ifdef CONFIG_T1042D4RDB
42 #define CONFIG_SYS_FSL_PBL_RCW \
43 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg
46 #define CONFIG_SPL_FLUSH_IMAGE
47 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
48 #define CONFIG_FSL_LAW /* Use common FSL init code */
49 #define CONFIG_SYS_TEXT_BASE 0x30001000
50 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
51 #define CONFIG_SPL_PAD_TO 0x40000
52 #define CONFIG_SPL_MAX_SIZE 0x28000
53 #ifdef CONFIG_SPL_BUILD
54 #define CONFIG_SPL_SKIP_RELOCATE
55 #define CONFIG_SPL_COMMON_INIT_DDR
56 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
57 #define CONFIG_SYS_NO_FLASH
59 #define RESET_VECTOR_OFFSET 0x27FFC
60 #define BOOT_PAGE_OFFSET 0x27000
63 #ifdef CONFIG_SECURE_BOOT
64 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
66 * HDR would be appended at end of image and copied to DDR along
69 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
70 CONFIG_U_BOOT_HDR_SIZE)
72 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
74 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
75 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
76 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
77 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
78 #define CONFIG_SPL_NAND_BOOT
81 #ifdef CONFIG_SPIFLASH
82 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
83 #define CONFIG_SPL_SPI_SUPPORT
84 #define CONFIG_SPL_SPI_FLASH_MINIMAL
85 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
86 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
87 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
88 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
89 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
90 #ifndef CONFIG_SPL_BUILD
91 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
93 #define CONFIG_SPL_SPI_BOOT
97 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
98 #define CONFIG_SPL_MMC_MINIMAL
99 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
100 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
101 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
102 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
103 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
104 #ifndef CONFIG_SPL_BUILD
105 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
107 #define CONFIG_SPL_MMC_BOOT
112 /* High Level Configuration Options */
114 #define CONFIG_E500MC /* BOOKE e500mc family */
115 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
116 #define CONFIG_MP /* support multiple processors */
118 /* support deep sleep */
119 #define CONFIG_DEEP_SLEEP
120 #if defined(CONFIG_DEEP_SLEEP)
121 #define CONFIG_BOARD_EARLY_INIT_F
122 #define CONFIG_SILENT_CONSOLE
125 #ifndef CONFIG_SYS_TEXT_BASE
126 #define CONFIG_SYS_TEXT_BASE 0xeff40000
129 #ifndef CONFIG_RESET_VECTOR_ADDRESS
130 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
133 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
134 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
135 #define CONFIG_FSL_IFC /* Enable IFC Support */
136 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
137 #define CONFIG_PCI /* Enable PCI/PCIE */
138 #define CONFIG_PCI_INDIRECT_BRIDGE
139 #define CONFIG_PCIE1 /* PCIE controller 1 */
140 #define CONFIG_PCIE2 /* PCIE controller 2 */
141 #define CONFIG_PCIE3 /* PCIE controller 3 */
142 #define CONFIG_PCIE4 /* PCIE controller 4 */
144 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
145 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
147 #define CONFIG_FSL_LAW /* Use common FSL init code */
149 #define CONFIG_ENV_OVERWRITE
151 #ifndef CONFIG_SYS_NO_FLASH
152 #define CONFIG_FLASH_CFI_DRIVER
153 #define CONFIG_SYS_FLASH_CFI
154 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
157 #if defined(CONFIG_SPIFLASH)
158 #define CONFIG_SYS_EXTRA_ENV_RELOC
159 #define CONFIG_ENV_IS_IN_SPI_FLASH
160 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
161 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
162 #define CONFIG_ENV_SECT_SIZE 0x10000
163 #elif defined(CONFIG_SDCARD)
164 #define CONFIG_SYS_EXTRA_ENV_RELOC
165 #define CONFIG_ENV_IS_IN_MMC
166 #define CONFIG_SYS_MMC_ENV_DEV 0
167 #define CONFIG_ENV_SIZE 0x2000
168 #define CONFIG_ENV_OFFSET (512 * 0x800)
169 #elif defined(CONFIG_NAND)
170 #ifdef CONFIG_SECURE_BOOT
171 #define CONFIG_RAMBOOT_NAND
172 #define CONFIG_BOOTSCRIPT_COPY_RAM
174 #define CONFIG_SYS_EXTRA_ENV_RELOC
175 #define CONFIG_ENV_IS_IN_NAND
176 #define CONFIG_ENV_SIZE 0x2000
177 #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
179 #define CONFIG_ENV_IS_IN_FLASH
180 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
181 #define CONFIG_ENV_SIZE 0x2000
182 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
185 #define CONFIG_SYS_CLK_FREQ 100000000
186 #define CONFIG_DDR_CLK_FREQ 66666666
189 * These can be toggled for performance analysis, otherwise use default.
191 #define CONFIG_SYS_CACHE_STASHING
192 #define CONFIG_BACKSIDE_L2_CACHE
193 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
194 #define CONFIG_BTB /* toggle branch predition */
195 #define CONFIG_DDR_ECC
196 #ifdef CONFIG_DDR_ECC
197 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
198 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
201 #define CONFIG_ENABLE_36BIT_PHYS
203 #define CONFIG_ADDR_MAP
204 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
206 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
207 #define CONFIG_SYS_MEMTEST_END 0x00400000
208 #define CONFIG_SYS_ALT_MEMTEST
209 #define CONFIG_PANIC_HANG /* do not reset board on panic */
212 * Config the L3 Cache as L3 SRAM
214 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
216 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
217 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
218 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
220 #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
221 #define CONFIG_SYS_L3_SIZE 256 << 10
222 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
223 #ifdef CONFIG_RAMBOOT_PBL
224 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
226 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
227 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
228 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
229 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
231 #define CONFIG_SYS_DCSRBAR 0xf0000000
232 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
237 #define CONFIG_VERY_BIG_RAM
238 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
239 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
241 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
242 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
243 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
245 #define CONFIG_DDR_SPD
246 #ifndef CONFIG_SYS_FSL_DDR4
247 #define CONFIG_SYS_FSL_DDR3
250 #define CONFIG_SYS_SPD_BUS_NUM 0
251 #define SPD_EEPROM_ADDRESS 0x51
253 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
258 #define CONFIG_SYS_FLASH_BASE 0xe8000000
259 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
261 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
262 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
263 CSPR_PORT_SIZE_16 | \
266 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
271 #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
273 /* NOR Flash Timing Params */
274 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
275 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
276 FTIM0_NOR_TEADC(0x5) | \
277 FTIM0_NOR_TEAHC(0x5))
278 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
279 FTIM1_NOR_TRAD_NOR(0x1A) |\
280 FTIM1_NOR_TSEQRAD_NOR(0x13))
281 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
282 FTIM2_NOR_TCH(0x4) | \
283 FTIM2_NOR_TWPH(0x0E) | \
285 #define CONFIG_SYS_NOR_FTIM3 0x0
287 #define CONFIG_SYS_FLASH_QUIET_TEST
288 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
290 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
291 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
292 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
293 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
295 #define CONFIG_SYS_FLASH_EMPTY_INFO
296 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
299 #define CPLD_LBMAP_MASK 0x3F
300 #define CPLD_BANK_SEL_MASK 0x07
301 #define CPLD_BANK_OVERRIDE 0x40
302 #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
303 #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
304 #define CPLD_LBMAP_RESET 0xFF
305 #define CPLD_LBMAP_SHIFT 0x03
307 #if defined(CONFIG_T1042RDB_PI)
308 #define CPLD_DIU_SEL_DFP 0x80
309 #elif defined(CONFIG_T1042D4RDB)
310 #define CPLD_DIU_SEL_DFP 0xc0
313 #if defined(CONFIG_T1040D4RDB)
314 #define CPLD_INT_MASK_ALL 0xFF
315 #define CPLD_INT_MASK_THERM 0x80
316 #define CPLD_INT_MASK_DVI_DFP 0x40
317 #define CPLD_INT_MASK_QSGMII1 0x20
318 #define CPLD_INT_MASK_QSGMII2 0x10
319 #define CPLD_INT_MASK_SGMI1 0x08
320 #define CPLD_INT_MASK_SGMI2 0x04
321 #define CPLD_INT_MASK_TDMR1 0x02
322 #define CPLD_INT_MASK_TDMR2 0x01
325 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
326 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
327 #define CONFIG_SYS_CSPR2_EXT (0xf)
328 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
332 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
333 #define CONFIG_SYS_CSOR2 0x0
334 /* CPLD Timing parameters for IFC CS2 */
335 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
336 FTIM0_GPCM_TEADC(0x0e) | \
337 FTIM0_GPCM_TEAHC(0x0e))
338 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
339 FTIM1_GPCM_TRAD(0x1f))
340 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
341 FTIM2_GPCM_TCH(0x8) | \
342 FTIM2_GPCM_TWP(0x1f))
343 #define CONFIG_SYS_CS2_FTIM3 0x0
345 /* NAND Flash on IFC */
346 #define CONFIG_NAND_FSL_IFC
347 #define CONFIG_SYS_NAND_BASE 0xff800000
348 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
350 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
351 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
352 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
353 | CSPR_MSEL_NAND /* MSEL = NAND */ \
355 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
357 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
358 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
359 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
360 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
361 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
362 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
363 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
365 #define CONFIG_SYS_NAND_ONFI_DETECTION
367 /* ONFI NAND Flash mode0 Timing Params */
368 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
369 FTIM0_NAND_TWP(0x18) | \
370 FTIM0_NAND_TWCHT(0x07) | \
371 FTIM0_NAND_TWH(0x0a))
372 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
373 FTIM1_NAND_TWBE(0x39) | \
374 FTIM1_NAND_TRR(0x0e) | \
375 FTIM1_NAND_TRP(0x18))
376 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
377 FTIM2_NAND_TREH(0x0a) | \
378 FTIM2_NAND_TWHRE(0x1e))
379 #define CONFIG_SYS_NAND_FTIM3 0x0
381 #define CONFIG_SYS_NAND_DDR_LAW 11
382 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
383 #define CONFIG_SYS_MAX_NAND_DEVICE 1
384 #define CONFIG_CMD_NAND
386 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
388 #if defined(CONFIG_NAND)
389 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
390 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
391 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
392 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
393 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
394 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
395 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
396 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
397 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
398 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
399 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
400 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
401 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
402 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
403 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
404 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
406 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
407 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
408 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
414 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
415 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
416 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
417 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
418 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
419 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
420 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
421 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
424 #ifdef CONFIG_SPL_BUILD
425 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
427 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
430 #if defined(CONFIG_RAMBOOT_PBL)
431 #define CONFIG_SYS_RAMBOOT
434 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
435 #if defined(CONFIG_NAND)
436 #define CONFIG_A008044_WORKAROUND
440 #define CONFIG_BOARD_EARLY_INIT_R
441 #define CONFIG_MISC_INIT_R
443 #define CONFIG_HWCONFIG
445 /* define to use L1 as initial stack */
446 #define CONFIG_L1_INIT_RAM
447 #define CONFIG_SYS_INIT_RAM_LOCK
448 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
449 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
450 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
451 /* The assembler doesn't like typecast */
452 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
453 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
454 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
455 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
457 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
458 GENERATED_GBL_DATA_SIZE)
459 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
461 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
462 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
464 /* Serial Port - controlled on board with jumper J8
468 #define CONFIG_CONS_INDEX 1
469 #define CONFIG_SYS_NS16550_SERIAL
470 #define CONFIG_SYS_NS16550_REG_SIZE 1
471 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
473 #define CONFIG_SYS_BAUDRATE_TABLE \
474 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
476 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
477 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
478 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
479 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
480 #ifndef CONFIG_SPL_BUILD
481 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
484 #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T1042D4RDB)
486 #define CONFIG_FSL_DIU_FB
488 #ifdef CONFIG_FSL_DIU_FB
489 #define CONFIG_FSL_DIU_CH7301
490 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
492 #define CONFIG_CMD_BMP
493 #define CONFIG_CFB_CONSOLE
494 #define CONFIG_CFB_CONSOLE_ANSI
495 #define CONFIG_VIDEO_SW_CURSOR
496 #define CONFIG_VGA_AS_SINGLE_DEVICE
497 #define CONFIG_VIDEO_LOGO
498 #define CONFIG_VIDEO_BMP_LOGO
503 #define CONFIG_SYS_I2C
504 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
505 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
506 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
507 #define CONFIG_SYS_FSL_I2C3_SPEED 400000
508 #define CONFIG_SYS_FSL_I2C4_SPEED 400000
509 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
510 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
511 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
512 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
513 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
514 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
515 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
516 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
518 /* I2C bus multiplexer */
519 #define I2C_MUX_PCA_ADDR 0x70
520 #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
521 #define I2C_MUX_CH_DEFAULT 0x8
524 #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T104XD4RDB)
525 /* LDI/DVI Encoder for display */
526 #define CONFIG_SYS_I2C_LDI_ADDR 0x38
527 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
533 #define CONFIG_RTC_DS1337 1
534 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
537 #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
541 * eSPI - Enhanced SPI
543 #define CONFIG_SPI_FLASH_BAR
544 #define CONFIG_SF_DEFAULT_SPEED 10000000
545 #define CONFIG_SF_DEFAULT_MODE 0
546 #define CONFIG_ENV_SPI_BUS 0
547 #define CONFIG_ENV_SPI_CS 0
548 #define CONFIG_ENV_SPI_MAX_HZ 10000000
549 #define CONFIG_ENV_SPI_MODE 0
553 * Memory space is mapped 1-1, but I/O space must start from 0.
557 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
559 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
560 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
561 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
562 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
563 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
564 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
565 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
566 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
569 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
571 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
572 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
573 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
574 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
575 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
576 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
577 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
578 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
581 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
583 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
584 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
585 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
586 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
587 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
588 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
589 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
590 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
593 /* controller 4, Base address 203000 */
595 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
596 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
597 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
598 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
599 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
600 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
601 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
602 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
605 #define CONFIG_PCI_PNP /* do pci plug-and-play */
607 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
608 #define CONFIG_DOS_PARTITION
609 #endif /* CONFIG_PCI */
612 #define CONFIG_FSL_SATA_V2
613 #ifdef CONFIG_FSL_SATA_V2
614 #define CONFIG_LIBATA
615 #define CONFIG_FSL_SATA
617 #define CONFIG_SYS_SATA_MAX_DEVICE 1
619 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
620 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
623 #define CONFIG_CMD_SATA
624 #define CONFIG_DOS_PARTITION
630 #define CONFIG_HAS_FSL_DR_USB
632 #ifdef CONFIG_HAS_FSL_DR_USB
633 #define CONFIG_USB_EHCI
635 #ifdef CONFIG_USB_EHCI
636 #define CONFIG_USB_EHCI_FSL
637 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
644 #define CONFIG_FSL_ESDHC
645 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
646 #define CONFIG_GENERIC_MMC
647 #define CONFIG_DOS_PARTITION
651 #ifndef CONFIG_NOBQFMAN
652 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
653 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
654 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
655 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
656 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
657 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
658 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
659 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
660 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
661 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
662 CONFIG_SYS_BMAN_CENA_SIZE)
663 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
664 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
665 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
666 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
667 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
668 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
669 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
670 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
671 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
672 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
673 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
674 CONFIG_SYS_QMAN_CENA_SIZE)
675 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
676 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
678 #define CONFIG_SYS_DPAA_FMAN
679 #define CONFIG_SYS_DPAA_PME
681 #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
686 /* Default address of microcode for the Linux Fman driver */
687 #if defined(CONFIG_SPIFLASH)
689 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
690 * env, so we got 0x110000.
692 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
693 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
694 #elif defined(CONFIG_SDCARD)
696 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
697 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
698 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
700 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
701 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
702 #elif defined(CONFIG_NAND)
703 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
704 #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
706 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
707 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
710 #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
711 #if defined(CONFIG_SPIFLASH)
712 #define CONFIG_SYS_QE_FW_ADDR 0x130000
713 #elif defined(CONFIG_SDCARD)
714 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
715 #elif defined(CONFIG_NAND)
716 #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
718 #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
722 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
723 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
724 #endif /* CONFIG_NOBQFMAN */
726 #ifdef CONFIG_SYS_DPAA_FMAN
727 #define CONFIG_FMAN_ENET
728 #define CONFIG_PHY_VITESSE
729 #define CONFIG_PHY_REALTEK
732 #ifdef CONFIG_FMAN_ENET
733 #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
734 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
735 #elif defined(CONFIG_T1040D4RDB)
736 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
737 #elif defined(CONFIG_T1042D4RDB)
738 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
739 #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
740 #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
743 #ifdef CONFIG_T104XD4RDB
744 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
745 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
747 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
748 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
751 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
752 #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1040D4RDB)
753 #define CONFIG_VSC9953
754 #define CONFIG_CMD_ETHSW
755 #ifdef CONFIG_T1040RDB
756 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
757 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
759 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
760 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
764 #define CONFIG_MII /* MII PHY management */
765 #define CONFIG_ETHPRIME "FM1@DTSEC4"
766 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
772 #define CONFIG_LOADS_ECHO /* echo on for serial download */
773 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
776 * Command line configuration.
778 #ifdef CONFIG_T1042RDB_PI
779 #define CONFIG_CMD_DATE
781 #define CONFIG_CMD_ERRATA
782 #define CONFIG_CMD_IRQ
783 #define CONFIG_CMD_REGINFO
786 #define CONFIG_CMD_PCI
789 /* Hash command with SHA acceleration supported in hardware */
790 #ifdef CONFIG_FSL_CAAM
791 #define CONFIG_CMD_HASH
792 #define CONFIG_SHA_HW_ACCEL
796 * Miscellaneous configurable options
798 #define CONFIG_SYS_LONGHELP /* undef to save memory */
799 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
800 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
801 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
802 #ifdef CONFIG_CMD_KGDB
803 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
805 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
807 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
808 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
809 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
812 * For booting Linux, the board info and command line data
813 * have to be in the first 64 MB of memory, since this is
814 * the maximum mapped by the Linux kernel during initialization.
816 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
817 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
819 #ifdef CONFIG_CMD_KGDB
820 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
824 * Dynamic MTD Partition support with mtdparts
826 #ifndef CONFIG_SYS_NO_FLASH
827 #define CONFIG_MTD_DEVICE
828 #define CONFIG_MTD_PARTITIONS
829 #define CONFIG_CMD_MTDPARTS
830 #define CONFIG_FLASH_CFI_MTD
831 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
833 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
834 "128k(dtb),96m(fs),-(user);"\
835 "fff800000.flash:2m(uboot),9m(kernel),"\
836 "128k(dtb),96m(fs),-(user);spife110000.0:" \
837 "2m(uboot),9m(kernel),128k(dtb),-(user)"
841 * Environment Configuration
843 #define CONFIG_ROOTPATH "/opt/nfsroot"
844 #define CONFIG_BOOTFILE "uImage"
845 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
847 /* default location for tftp and bootm */
848 #define CONFIG_LOADADDR 1000000
851 #define CONFIG_BAUDRATE 115200
853 #define __USB_PHY_TYPE utmi
854 #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
856 #ifdef CONFIG_T1040RDB
857 #define FDTFILE "t1040rdb/t1040rdb.dtb"
858 #elif defined(CONFIG_T1042RDB_PI)
859 #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
860 #elif defined(CONFIG_T1042RDB)
861 #define FDTFILE "t1042rdb/t1042rdb.dtb"
862 #elif defined(CONFIG_T1040D4RDB)
863 #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
864 #elif defined(CONFIG_T1042D4RDB)
865 #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
868 #ifdef CONFIG_FSL_DIU_FB
869 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
871 #define DIU_ENVIRONMENT
874 #define CONFIG_EXTRA_ENV_SETTINGS \
875 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
876 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
877 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
879 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
880 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
881 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
882 "tftpflash=tftpboot $loadaddr $uboot && " \
883 "protect off $ubootaddr +$filesize && " \
884 "erase $ubootaddr +$filesize && " \
885 "cp.b $loadaddr $ubootaddr $filesize && " \
886 "protect on $ubootaddr +$filesize && " \
887 "cmp.b $loadaddr $ubootaddr $filesize\0" \
888 "consoledev=ttyS0\0" \
889 "ramdiskaddr=2000000\0" \
890 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
891 "fdtaddr=1e00000\0" \
892 "fdtfile=" __stringify(FDTFILE) "\0" \
895 #define CONFIG_LINUX \
896 "setenv bootargs root=/dev/ram rw " \
897 "console=$consoledev,$baudrate $othbootargs;" \
898 "setenv ramdiskaddr 0x02000000;" \
899 "setenv fdtaddr 0x00c00000;" \
900 "setenv loadaddr 0x1000000;" \
901 "bootm $loadaddr $ramdiskaddr $fdtaddr"
903 #define CONFIG_HDBOOT \
904 "setenv bootargs root=/dev/$bdev rw " \
905 "console=$consoledev,$baudrate $othbootargs;" \
906 "tftp $loadaddr $bootfile;" \
907 "tftp $fdtaddr $fdtfile;" \
908 "bootm $loadaddr - $fdtaddr"
910 #define CONFIG_NFSBOOTCOMMAND \
911 "setenv bootargs root=/dev/nfs rw " \
912 "nfsroot=$serverip:$rootpath " \
913 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
914 "console=$consoledev,$baudrate $othbootargs;" \
915 "tftp $loadaddr $bootfile;" \
916 "tftp $fdtaddr $fdtfile;" \
917 "bootm $loadaddr - $fdtaddr"
919 #define CONFIG_RAMBOOTCOMMAND \
920 "setenv bootargs root=/dev/ram rw " \
921 "console=$consoledev,$baudrate $othbootargs;" \
922 "tftp $ramdiskaddr $ramdiskfile;" \
923 "tftp $loadaddr $bootfile;" \
924 "tftp $fdtaddr $fdtfile;" \
925 "bootm $loadaddr $ramdiskaddr $fdtaddr"
927 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
929 #include <asm/fsl_secure_boot.h>
931 #endif /* __CONFIG_H */