configs: Remove unneeded CONFIG_SYS_LDSCRIPT instances
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 /*
10  * T104x RDB board configuration file
11  */
12 #include <asm/config_mpc85xx.h>
13
14 #ifdef CONFIG_RAMBOOT_PBL
15
16 #ifndef CONFIG_SECURE_BOOT
17 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
18 #else
19 #define CONFIG_SYS_FSL_PBL_PBI \
20                 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
21 #endif
22
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_PAD_TO               0x40000
25 #define CONFIG_SPL_MAX_SIZE             0x28000
26 #ifdef CONFIG_SPL_BUILD
27 #define CONFIG_SPL_SKIP_RELOCATE
28 #define CONFIG_SPL_COMMON_INIT_DDR
29 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
30 #endif
31 #define RESET_VECTOR_OFFSET             0x27FFC
32 #define BOOT_PAGE_OFFSET                0x27000
33
34 #ifdef CONFIG_NAND
35 #ifdef CONFIG_SECURE_BOOT
36 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
37 /*
38  * HDR would be appended at end of image and copied to DDR along
39  * with U-Boot image.
40  */
41 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
42                                          CONFIG_U_BOOT_HDR_SIZE)
43 #else
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
45 #endif
46 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
47 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
48 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
49 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
50 #ifdef CONFIG_TARGET_T1040RDB
51 #define CONFIG_SYS_FSL_PBL_RCW \
52 $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
53 #endif
54 #ifdef CONFIG_TARGET_T1042RDB_PI
55 #define CONFIG_SYS_FSL_PBL_RCW \
56 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
57 #endif
58 #ifdef CONFIG_TARGET_T1042RDB
59 #define CONFIG_SYS_FSL_PBL_RCW \
60 $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
61 #endif
62 #ifdef CONFIG_TARGET_T1040D4RDB
63 #define CONFIG_SYS_FSL_PBL_RCW \
64 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
65 #endif
66 #ifdef CONFIG_TARGET_T1042D4RDB
67 #define CONFIG_SYS_FSL_PBL_RCW \
68 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
69 #endif
70 #endif
71
72 #ifdef CONFIG_SPIFLASH
73 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
74 #define CONFIG_SPL_SPI_FLASH_MINIMAL
75 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
76 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
79 #ifndef CONFIG_SPL_BUILD
80 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
81 #endif
82 #ifdef CONFIG_TARGET_T1040RDB
83 #define CONFIG_SYS_FSL_PBL_RCW \
84 $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
85 #endif
86 #ifdef CONFIG_TARGET_T1042RDB_PI
87 #define CONFIG_SYS_FSL_PBL_RCW \
88 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
89 #endif
90 #ifdef CONFIG_TARGET_T1042RDB
91 #define CONFIG_SYS_FSL_PBL_RCW \
92 $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
93 #endif
94 #ifdef CONFIG_TARGET_T1040D4RDB
95 #define CONFIG_SYS_FSL_PBL_RCW \
96 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
97 #endif
98 #ifdef CONFIG_TARGET_T1042D4RDB
99 #define CONFIG_SYS_FSL_PBL_RCW \
100 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
101 #endif
102 #endif
103
104 #ifdef CONFIG_SDCARD
105 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
106 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
107 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
108 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
109 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
110 #ifndef CONFIG_SPL_BUILD
111 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
112 #endif
113 #ifdef CONFIG_TARGET_T1040RDB
114 #define CONFIG_SYS_FSL_PBL_RCW \
115 $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
116 #endif
117 #ifdef CONFIG_TARGET_T1042RDB_PI
118 #define CONFIG_SYS_FSL_PBL_RCW \
119 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
120 #endif
121 #ifdef CONFIG_TARGET_T1042RDB
122 #define CONFIG_SYS_FSL_PBL_RCW \
123 $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
124 #endif
125 #ifdef CONFIG_TARGET_T1040D4RDB
126 #define CONFIG_SYS_FSL_PBL_RCW \
127 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
128 #endif
129 #ifdef CONFIG_TARGET_T1042D4RDB
130 #define CONFIG_SYS_FSL_PBL_RCW \
131 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
132 #endif
133 #endif
134
135 #endif
136
137 /* High Level Configuration Options */
138 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
139
140 /* support deep sleep */
141 #define CONFIG_DEEP_SLEEP
142
143 #ifndef CONFIG_RESET_VECTOR_ADDRESS
144 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
145 #endif
146
147 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
148 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
149 #define CONFIG_PCI_INDIRECT_BRIDGE
150 #define CONFIG_PCIE1                    /* PCIE controller 1 */
151 #define CONFIG_PCIE2                    /* PCIE controller 2 */
152 #define CONFIG_PCIE3                    /* PCIE controller 3 */
153 #define CONFIG_PCIE4                    /* PCIE controller 4 */
154
155 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
156 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
157
158 #define CONFIG_ENV_OVERWRITE
159
160 #if defined(CONFIG_SPIFLASH)
161 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
162 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
163 #define CONFIG_ENV_SECT_SIZE            0x10000
164 #elif defined(CONFIG_SDCARD)
165 #define CONFIG_SYS_MMC_ENV_DEV          0
166 #define CONFIG_ENV_SIZE                 0x2000
167 #define CONFIG_ENV_OFFSET               (512 * 0x800)
168 #elif defined(CONFIG_NAND)
169 #ifdef CONFIG_SECURE_BOOT
170 #define CONFIG_RAMBOOT_NAND
171 #define CONFIG_BOOTSCRIPT_COPY_RAM
172 #endif
173 #define CONFIG_ENV_SIZE                 0x2000
174 #define CONFIG_ENV_OFFSET               (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
175 #else
176 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
177 #define CONFIG_ENV_SIZE         0x2000
178 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
179 #endif
180
181 #define CONFIG_SYS_CLK_FREQ     100000000
182 #define CONFIG_DDR_CLK_FREQ     66666666
183
184 /*
185  * These can be toggled for performance analysis, otherwise use default.
186  */
187 #define CONFIG_SYS_CACHE_STASHING
188 #define CONFIG_BACKSIDE_L2_CACHE
189 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
190 #define CONFIG_BTB                      /* toggle branch predition */
191 #define CONFIG_DDR_ECC
192 #ifdef CONFIG_DDR_ECC
193 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
194 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
195 #endif
196
197 #define CONFIG_ENABLE_36BIT_PHYS
198
199 #define CONFIG_ADDR_MAP
200 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
201
202 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
203 #define CONFIG_SYS_MEMTEST_END          0x00400000
204
205 /*
206  *  Config the L3 Cache as L3 SRAM
207  */
208 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
209 /*
210  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
211  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
212  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
213  */
214 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
215 #define CONFIG_SYS_L3_SIZE              256 << 10
216 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
217 #ifdef CONFIG_RAMBOOT_PBL
218 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
219 #endif
220 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
221 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
222 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
223
224 #define CONFIG_SYS_DCSRBAR              0xf0000000
225 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
226
227 /*
228  * DDR Setup
229  */
230 #define CONFIG_VERY_BIG_RAM
231 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
232 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
233
234 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
235 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
236
237 #define CONFIG_DDR_SPD
238
239 #define CONFIG_SYS_SPD_BUS_NUM  0
240 #define SPD_EEPROM_ADDRESS      0x51
241
242 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
243
244 /*
245  * IFC Definitions
246  */
247 #define CONFIG_SYS_FLASH_BASE   0xe8000000
248 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
249
250 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
251 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
252                                 CSPR_PORT_SIZE_16 | \
253                                 CSPR_MSEL_NOR | \
254                                 CSPR_V)
255 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
256
257 /*
258  * TDM Definition
259  */
260 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
261
262 /* NOR Flash Timing Params */
263 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
264 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
265                                 FTIM0_NOR_TEADC(0x5) | \
266                                 FTIM0_NOR_TEAHC(0x5))
267 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
268                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
269                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
270 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
271                                 FTIM2_NOR_TCH(0x4) | \
272                                 FTIM2_NOR_TWPH(0x0E) | \
273                                 FTIM2_NOR_TWP(0x1c))
274 #define CONFIG_SYS_NOR_FTIM3    0x0
275
276 #define CONFIG_SYS_FLASH_QUIET_TEST
277 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
278
279 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
280 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
281 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
282 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
283
284 #define CONFIG_SYS_FLASH_EMPTY_INFO
285 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
286
287 /* CPLD on IFC */
288 #define CPLD_LBMAP_MASK                 0x3F
289 #define CPLD_BANK_SEL_MASK              0x07
290 #define CPLD_BANK_OVERRIDE              0x40
291 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
292 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
293 #define CPLD_LBMAP_RESET                0xFF
294 #define CPLD_LBMAP_SHIFT                0x03
295
296 #if defined(CONFIG_TARGET_T1042RDB_PI)
297 #define CPLD_DIU_SEL_DFP                0x80
298 #elif defined(CONFIG_TARGET_T1042D4RDB)
299 #define CPLD_DIU_SEL_DFP                0xc0
300 #endif
301
302 #if defined(CONFIG_TARGET_T1040D4RDB)
303 #define CPLD_INT_MASK_ALL               0xFF
304 #define CPLD_INT_MASK_THERM             0x80
305 #define CPLD_INT_MASK_DVI_DFP           0x40
306 #define CPLD_INT_MASK_QSGMII1           0x20
307 #define CPLD_INT_MASK_QSGMII2           0x10
308 #define CPLD_INT_MASK_SGMI1             0x08
309 #define CPLD_INT_MASK_SGMI2             0x04
310 #define CPLD_INT_MASK_TDMR1             0x02
311 #define CPLD_INT_MASK_TDMR2             0x01
312 #endif
313
314 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
315 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
316 #define CONFIG_SYS_CSPR2_EXT    (0xf)
317 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
318                                 | CSPR_PORT_SIZE_8 \
319                                 | CSPR_MSEL_GPCM \
320                                 | CSPR_V)
321 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
322 #define CONFIG_SYS_CSOR2        0x0
323 /* CPLD Timing parameters for IFC CS2 */
324 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
325                                         FTIM0_GPCM_TEADC(0x0e) | \
326                                         FTIM0_GPCM_TEAHC(0x0e))
327 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
328                                         FTIM1_GPCM_TRAD(0x1f))
329 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
330                                         FTIM2_GPCM_TCH(0x8) | \
331                                         FTIM2_GPCM_TWP(0x1f))
332 #define CONFIG_SYS_CS2_FTIM3            0x0
333
334 /* NAND Flash on IFC */
335 #define CONFIG_NAND_FSL_IFC
336 #define CONFIG_SYS_NAND_BASE            0xff800000
337 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
338
339 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
340 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
341                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
342                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
343                                 | CSPR_V)
344 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
345
346 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
347                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
348                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
349                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
350                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
351                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
352                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
353
354 #define CONFIG_SYS_NAND_ONFI_DETECTION
355
356 /* ONFI NAND Flash mode0 Timing Params */
357 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
358                                         FTIM0_NAND_TWP(0x18)   | \
359                                         FTIM0_NAND_TWCHT(0x07) | \
360                                         FTIM0_NAND_TWH(0x0a))
361 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
362                                         FTIM1_NAND_TWBE(0x39)  | \
363                                         FTIM1_NAND_TRR(0x0e)   | \
364                                         FTIM1_NAND_TRP(0x18))
365 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
366                                         FTIM2_NAND_TREH(0x0a) | \
367                                         FTIM2_NAND_TWHRE(0x1e))
368 #define CONFIG_SYS_NAND_FTIM3           0x0
369
370 #define CONFIG_SYS_NAND_DDR_LAW         11
371 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
372 #define CONFIG_SYS_MAX_NAND_DEVICE      1
373
374 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
375
376 #if defined(CONFIG_NAND)
377 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
378 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
379 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
380 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
381 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
382 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
383 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
384 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
385 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
386 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
387 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
388 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
389 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
390 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
391 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
392 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
393 #else
394 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
395 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
396 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
397 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
398 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
399 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
400 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
401 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
402 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
403 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
404 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
405 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
406 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
407 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
408 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
409 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
410 #endif
411
412 #ifdef CONFIG_SPL_BUILD
413 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
414 #else
415 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
416 #endif
417
418 #if defined(CONFIG_RAMBOOT_PBL)
419 #define CONFIG_SYS_RAMBOOT
420 #endif
421
422 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
423 #if defined(CONFIG_NAND)
424 #define CONFIG_A008044_WORKAROUND
425 #endif
426 #endif
427
428 #define CONFIG_HWCONFIG
429
430 /* define to use L1 as initial stack */
431 #define CONFIG_L1_INIT_RAM
432 #define CONFIG_SYS_INIT_RAM_LOCK
433 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
434 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
435 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
436 /* The assembler doesn't like typecast */
437 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
438         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
439           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
440 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
441
442 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
443                                         GENERATED_GBL_DATA_SIZE)
444 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
445
446 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
447 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
448
449 /* Serial Port - controlled on board with jumper J8
450  * open - index 2
451  * shorted - index 1
452  */
453 #define CONFIG_SYS_NS16550_SERIAL
454 #define CONFIG_SYS_NS16550_REG_SIZE     1
455 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
456
457 #define CONFIG_SYS_BAUDRATE_TABLE       \
458         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
459
460 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
461 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
462 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
463 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
464
465 #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
466 /* Video */
467 #define CONFIG_FSL_DIU_FB
468
469 #ifdef CONFIG_FSL_DIU_FB
470 #define CONFIG_FSL_DIU_CH7301
471 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_CCSRBAR + 0x180000)
472 #define CONFIG_VIDEO_LOGO
473 #define CONFIG_VIDEO_BMP_LOGO
474 #endif
475 #endif
476
477 /* I2C */
478 #define CONFIG_SYS_I2C
479 #define CONFIG_SYS_I2C_FSL              /* Use FSL common I2C driver */
480 #define CONFIG_SYS_FSL_I2C_SPEED        400000  /* I2C speed in Hz */
481 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
482 #define CONFIG_SYS_FSL_I2C3_SPEED       400000
483 #define CONFIG_SYS_FSL_I2C4_SPEED       400000
484 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
485 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
486 #define CONFIG_SYS_FSL_I2C3_SLAVE       0x7F
487 #define CONFIG_SYS_FSL_I2C4_SLAVE       0x7F
488 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
489 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
490 #define CONFIG_SYS_FSL_I2C3_OFFSET      0x119000
491 #define CONFIG_SYS_FSL_I2C4_OFFSET      0x119100
492
493 /* I2C bus multiplexer */
494 #define I2C_MUX_PCA_ADDR                0x70
495 #define I2C_MUX_CH_DEFAULT      0x8
496
497 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
498         defined(CONFIG_TARGET_T1040D4RDB)       || \
499         defined(CONFIG_TARGET_T1042D4RDB)
500 /* LDI/DVI Encoder for display */
501 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
502 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
503
504 /*
505  * RTC configuration
506  */
507 #define RTC
508 #define CONFIG_RTC_DS1337               1
509 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
510
511 /*DVI encoder*/
512 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
513 #endif
514
515 /*
516  * eSPI - Enhanced SPI
517  */
518
519 /*
520  * General PCI
521  * Memory space is mapped 1-1, but I/O space must start from 0.
522  */
523
524 #ifdef CONFIG_PCI
525 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
526 #ifdef CONFIG_PCIE1
527 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
528 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
529 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
530 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000      /* 256M */
531 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
532 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
533 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
534 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
535 #endif
536
537 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
538 #ifdef CONFIG_PCIE2
539 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
540 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
541 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
542 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000      /* 256M */
543 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
544 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
545 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
546 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
547 #endif
548
549 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
550 #ifdef CONFIG_PCIE3
551 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
552 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
553 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
554 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
555 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
556 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
557 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
558 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
559 #endif
560
561 /* controller 4, Base address 203000 */
562 #ifdef CONFIG_PCIE4
563 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
564 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
565 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
566 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
567 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
568 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
569 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
570 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
571 #endif
572
573 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
574 #endif  /* CONFIG_PCI */
575
576 /* SATA */
577 #define CONFIG_FSL_SATA_V2
578 #ifdef CONFIG_FSL_SATA_V2
579 #define CONFIG_SYS_SATA_MAX_DEVICE      1
580 #define CONFIG_SATA1
581 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
582 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
583
584 #define CONFIG_LBA48
585 #endif
586
587 /*
588 * USB
589 */
590 #define CONFIG_HAS_FSL_DR_USB
591
592 #ifdef CONFIG_HAS_FSL_DR_USB
593 #ifdef CONFIG_USB_EHCI_HCD
594 #define CONFIG_USB_EHCI_FSL
595 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
596 #endif
597 #endif
598
599 #ifdef CONFIG_MMC
600 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
601 #endif
602
603 /* Qman/Bman */
604 #ifndef CONFIG_NOBQFMAN
605 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
606 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
607 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
608 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
609 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
610 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
611 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
612 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
613 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
614                                         CONFIG_SYS_BMAN_CENA_SIZE)
615 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
616 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
617 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
618 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
619 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
620 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
621 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
622 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
623 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
624 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
625 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
626                                         CONFIG_SYS_QMAN_CENA_SIZE)
627 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
628 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
629
630 #define CONFIG_SYS_DPAA_FMAN
631 #define CONFIG_SYS_DPAA_PME
632
633 #define CONFIG_U_QE
634
635 /* Default address of microcode for the Linux Fman driver */
636 #if defined(CONFIG_SPIFLASH)
637 /*
638  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
639  * env, so we got 0x110000.
640  */
641 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
642 #elif defined(CONFIG_SDCARD)
643 /*
644  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
645  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
646  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
647  */
648 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
649 #elif defined(CONFIG_NAND)
650 #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
651 #else
652 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
653 #endif
654
655 #if defined(CONFIG_SPIFLASH)
656 #define CONFIG_SYS_QE_FW_ADDR           0x130000
657 #elif defined(CONFIG_SDCARD)
658 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x920)
659 #elif defined(CONFIG_NAND)
660 #define CONFIG_SYS_QE_FW_ADDR           (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
661 #else
662 #define CONFIG_SYS_QE_FW_ADDR           0xEFF10000
663 #endif
664
665 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
666 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
667 #endif /* CONFIG_NOBQFMAN */
668
669 #ifdef CONFIG_SYS_DPAA_FMAN
670 #define CONFIG_PHY_VITESSE
671 #define CONFIG_PHY_REALTEK
672 #endif
673
674 #ifdef CONFIG_FMAN_ENET
675 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
676 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
677 #elif defined(CONFIG_TARGET_T1040D4RDB)
678 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
679 #elif defined(CONFIG_TARGET_T1042D4RDB)
680 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
681 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
682 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
683 #endif
684
685 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
686 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
687 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
688 #else
689 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
690 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
691 #endif
692
693 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
694 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
695 #define CONFIG_VSC9953
696 #ifdef CONFIG_TARGET_T1040RDB
697 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
698 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
699 #else
700 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
701 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
702 #endif
703 #endif
704
705 #define CONFIG_ETHPRIME         "FM1@DTSEC4"
706 #endif
707
708 /*
709  * Environment
710  */
711 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
712 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
713
714 /*
715  * Miscellaneous configurable options
716  */
717 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
718
719 /*
720  * For booting Linux, the board info and command line data
721  * have to be in the first 64 MB of memory, since this is
722  * the maximum mapped by the Linux kernel during initialization.
723  */
724 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
725 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
726
727 #ifdef CONFIG_CMD_KGDB
728 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
729 #endif
730
731 /*
732  * Dynamic MTD Partition support with mtdparts
733  */
734
735 /*
736  * Environment Configuration
737  */
738 #define CONFIG_ROOTPATH         "/opt/nfsroot"
739 #define CONFIG_BOOTFILE         "uImage"
740 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
741
742 /* default location for tftp and bootm */
743 #define CONFIG_LOADADDR         1000000
744
745 #define __USB_PHY_TYPE  utmi
746 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
747
748 #ifdef CONFIG_TARGET_T1040RDB
749 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
750 #elif defined(CONFIG_TARGET_T1042RDB_PI)
751 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
752 #elif defined(CONFIG_TARGET_T1042RDB)
753 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
754 #elif defined(CONFIG_TARGET_T1040D4RDB)
755 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
756 #elif defined(CONFIG_TARGET_T1042D4RDB)
757 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
758 #endif
759
760 #ifdef CONFIG_FSL_DIU_FB
761 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
762 #else
763 #define DIU_ENVIRONMENT
764 #endif
765
766 #define CONFIG_EXTRA_ENV_SETTINGS                               \
767         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
768         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
769         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
770         "netdev=eth0\0"                                         \
771         "video-mode=" __stringify(DIU_ENVIRONMENT) "\0"         \
772         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
773         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
774         "tftpflash=tftpboot $loadaddr $uboot && "               \
775         "protect off $ubootaddr +$filesize && "                 \
776         "erase $ubootaddr +$filesize && "                       \
777         "cp.b $loadaddr $ubootaddr $filesize && "               \
778         "protect on $ubootaddr +$filesize && "                  \
779         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
780         "consoledev=ttyS0\0"                                    \
781         "ramdiskaddr=2000000\0"                                 \
782         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
783         "fdtaddr=1e00000\0"                                     \
784         "fdtfile=" __stringify(FDTFILE) "\0"                    \
785         "bdev=sda3\0"
786
787 #define CONFIG_LINUX                       \
788         "setenv bootargs root=/dev/ram rw "            \
789         "console=$consoledev,$baudrate $othbootargs;"  \
790         "setenv ramdiskaddr 0x02000000;"               \
791         "setenv fdtaddr 0x00c00000;"                   \
792         "setenv loadaddr 0x1000000;"                   \
793         "bootm $loadaddr $ramdiskaddr $fdtaddr"
794
795 #define CONFIG_HDBOOT                                   \
796         "setenv bootargs root=/dev/$bdev rw "           \
797         "console=$consoledev,$baudrate $othbootargs;"   \
798         "tftp $loadaddr $bootfile;"                     \
799         "tftp $fdtaddr $fdtfile;"                       \
800         "bootm $loadaddr - $fdtaddr"
801
802 #define CONFIG_NFSBOOTCOMMAND                   \
803         "setenv bootargs root=/dev/nfs rw "     \
804         "nfsroot=$serverip:$rootpath "          \
805         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
806         "console=$consoledev,$baudrate $othbootargs;"   \
807         "tftp $loadaddr $bootfile;"             \
808         "tftp $fdtaddr $fdtfile;"               \
809         "bootm $loadaddr - $fdtaddr"
810
811 #define CONFIG_RAMBOOTCOMMAND                           \
812         "setenv bootargs root=/dev/ram rw "             \
813         "console=$consoledev,$baudrate $othbootargs;"   \
814         "tftp $ramdiskaddr $ramdiskfile;"               \
815         "tftp $loadaddr $bootfile;"                     \
816         "tftp $fdtaddr $fdtfile;"                       \
817         "bootm $loadaddr $ramdiskaddr $fdtaddr"
818
819 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
820
821 #include <asm/fsl_secure_boot.h>
822
823 #endif  /* __CONFIG_H */