Merge tag 'video-next-20211228' of https://source.denx.de/u-boot/custodians/u-boot...
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <linux/stringify.h>
11
12 /*
13  * T104x RDB board configuration file
14  */
15 #include <asm/config_mpc85xx.h>
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_PAD_TO               0x40000
20 #define CONFIG_SPL_MAX_SIZE             0x28000
21 #ifdef CONFIG_SPL_BUILD
22 #define CONFIG_SPL_SKIP_RELOCATE
23 #define CONFIG_SPL_COMMON_INIT_DDR
24 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
25 #endif
26 #define RESET_VECTOR_OFFSET             0x27FFC
27 #define BOOT_PAGE_OFFSET                0x27000
28
29 #ifdef CONFIG_MTD_RAW_NAND
30 #ifdef CONFIG_NXP_ESBC
31 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
32 /*
33  * HDR would be appended at end of image and copied to DDR along
34  * with U-Boot image.
35  */
36 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
37                                          CONFIG_U_BOOT_HDR_SIZE)
38 #else
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #endif
41 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
42 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
43 #endif
44
45 #ifdef CONFIG_SPIFLASH
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
47 #define CONFIG_SPL_SPI_FLASH_MINIMAL
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
52 #ifndef CONFIG_SPL_BUILD
53 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
54 #endif
55 #endif
56
57 #ifdef CONFIG_SDCARD
58 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
59 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
60 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
61 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
62 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
63 #ifndef CONFIG_SPL_BUILD
64 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
65 #endif
66 #endif
67
68 #endif
69
70 /* High Level Configuration Options */
71 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
72
73 /* support deep sleep */
74 #define CONFIG_DEEP_SLEEP
75
76 #ifndef CONFIG_RESET_VECTOR_ADDRESS
77 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
78 #endif
79
80 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
81 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
82 #define CONFIG_PCIE1                    /* PCIE controller 1 */
83 #define CONFIG_PCIE2                    /* PCIE controller 2 */
84 #define CONFIG_PCIE3                    /* PCIE controller 3 */
85 #define CONFIG_PCIE4                    /* PCIE controller 4 */
86
87 #if defined(CONFIG_SPIFLASH)
88 #elif defined(CONFIG_MTD_RAW_NAND)
89 #ifdef CONFIG_NXP_ESBC
90 #define CONFIG_RAMBOOT_NAND
91 #define CONFIG_BOOTSCRIPT_COPY_RAM
92 #endif
93 #endif
94
95 /*
96  * These can be toggled for performance analysis, otherwise use default.
97  */
98 #define CONFIG_SYS_CACHE_STASHING
99 #define CONFIG_BACKSIDE_L2_CACHE
100 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
101 #define CONFIG_BTB                      /* toggle branch predition */
102 #ifdef CONFIG_DDR_ECC
103 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
104 #endif
105
106 #define CONFIG_ENABLE_36BIT_PHYS
107
108 /*
109  *  Config the L3 Cache as L3 SRAM
110  */
111 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
112 /*
113  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
114  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
115  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
116  */
117 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
118 #define CONFIG_SYS_L3_SIZE              256 << 10
119 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
120 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
121 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
122 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
123 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
124
125 #define CONFIG_SYS_DCSRBAR              0xf0000000
126 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
127
128 /*
129  * DDR Setup
130  */
131 #define CONFIG_VERY_BIG_RAM
132 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
133 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
134
135 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
136 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
137
138 #define CONFIG_SYS_SPD_BUS_NUM  0
139 #define SPD_EEPROM_ADDRESS      0x51
140
141 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
142
143 /*
144  * IFC Definitions
145  */
146 #define CONFIG_SYS_FLASH_BASE   0xe8000000
147 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
148
149 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
150 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
151                                 CSPR_PORT_SIZE_16 | \
152                                 CSPR_MSEL_NOR | \
153                                 CSPR_V)
154 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
155
156 /*
157  * TDM Definition
158  */
159 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
160
161 /* NOR Flash Timing Params */
162 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
163 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
164                                 FTIM0_NOR_TEADC(0x5) | \
165                                 FTIM0_NOR_TEAHC(0x5))
166 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
167                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
168                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
169 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
170                                 FTIM2_NOR_TCH(0x4) | \
171                                 FTIM2_NOR_TWPH(0x0E) | \
172                                 FTIM2_NOR_TWP(0x1c))
173 #define CONFIG_SYS_NOR_FTIM3    0x0
174
175 #define CONFIG_SYS_FLASH_QUIET_TEST
176 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
177
178 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
179 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
180 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
181 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
182
183 #define CONFIG_SYS_FLASH_EMPTY_INFO
184 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
185
186 /* CPLD on IFC */
187 #define CPLD_LBMAP_MASK                 0x3F
188 #define CPLD_BANK_SEL_MASK              0x07
189 #define CPLD_BANK_OVERRIDE              0x40
190 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
191 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
192 #define CPLD_LBMAP_RESET                0xFF
193 #define CPLD_LBMAP_SHIFT                0x03
194
195 #if defined(CONFIG_TARGET_T1042RDB_PI)
196 #define CPLD_DIU_SEL_DFP                0x80
197 #elif defined(CONFIG_TARGET_T1042D4RDB)
198 #define CPLD_DIU_SEL_DFP                0xc0
199 #endif
200
201 #if defined(CONFIG_TARGET_T1040D4RDB)
202 #define CPLD_INT_MASK_ALL               0xFF
203 #define CPLD_INT_MASK_THERM             0x80
204 #define CPLD_INT_MASK_DVI_DFP           0x40
205 #define CPLD_INT_MASK_QSGMII1           0x20
206 #define CPLD_INT_MASK_QSGMII2           0x10
207 #define CPLD_INT_MASK_SGMI1             0x08
208 #define CPLD_INT_MASK_SGMI2             0x04
209 #define CPLD_INT_MASK_TDMR1             0x02
210 #define CPLD_INT_MASK_TDMR2             0x01
211 #endif
212
213 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
214 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
215 #define CONFIG_SYS_CSPR2_EXT    (0xf)
216 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
217                                 | CSPR_PORT_SIZE_8 \
218                                 | CSPR_MSEL_GPCM \
219                                 | CSPR_V)
220 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
221 #define CONFIG_SYS_CSOR2        0x0
222 /* CPLD Timing parameters for IFC CS2 */
223 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
224                                         FTIM0_GPCM_TEADC(0x0e) | \
225                                         FTIM0_GPCM_TEAHC(0x0e))
226 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
227                                         FTIM1_GPCM_TRAD(0x1f))
228 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
229                                         FTIM2_GPCM_TCH(0x8) | \
230                                         FTIM2_GPCM_TWP(0x1f))
231 #define CONFIG_SYS_CS2_FTIM3            0x0
232
233 /* NAND Flash on IFC */
234 #define CONFIG_SYS_NAND_BASE            0xff800000
235 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
236
237 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
238 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
239                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
240                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
241                                 | CSPR_V)
242 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
243
244 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
245                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
246                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
247                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
248                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
249                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
250                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
251
252 /* ONFI NAND Flash mode0 Timing Params */
253 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
254                                         FTIM0_NAND_TWP(0x18)   | \
255                                         FTIM0_NAND_TWCHT(0x07) | \
256                                         FTIM0_NAND_TWH(0x0a))
257 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
258                                         FTIM1_NAND_TWBE(0x39)  | \
259                                         FTIM1_NAND_TRR(0x0e)   | \
260                                         FTIM1_NAND_TRP(0x18))
261 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
262                                         FTIM2_NAND_TREH(0x0a) | \
263                                         FTIM2_NAND_TWHRE(0x1e))
264 #define CONFIG_SYS_NAND_FTIM3           0x0
265
266 #define CONFIG_SYS_NAND_DDR_LAW         11
267 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
268 #define CONFIG_SYS_MAX_NAND_DEVICE      1
269
270 #if defined(CONFIG_MTD_RAW_NAND)
271 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
272 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
273 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
274 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
275 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
276 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
277 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
278 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
279 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
280 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
281 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
282 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
283 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
284 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
285 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
286 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
287 #else
288 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
289 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
290 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
291 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
292 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
293 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
294 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
295 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
296 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
297 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
298 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
299 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
300 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
301 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
302 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
303 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
304 #endif
305
306 #ifdef CONFIG_SPL_BUILD
307 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
308 #else
309 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
310 #endif
311
312 #if defined(CONFIG_RAMBOOT_PBL)
313 #define CONFIG_SYS_RAMBOOT
314 #endif
315
316 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
317 #if defined(CONFIG_MTD_RAW_NAND)
318 #define CONFIG_A008044_WORKAROUND
319 #endif
320 #endif
321
322 #define CONFIG_HWCONFIG
323
324 /* define to use L1 as initial stack */
325 #define CONFIG_L1_INIT_RAM
326 #define CONFIG_SYS_INIT_RAM_LOCK
327 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
328 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
329 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
330 /* The assembler doesn't like typecast */
331 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
332         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
333           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
334 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
335
336 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
337                                         GENERATED_GBL_DATA_SIZE)
338 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
339
340 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
341
342 /* Serial Port - controlled on board with jumper J8
343  * open - index 2
344  * shorted - index 1
345  */
346 #define CONFIG_SYS_NS16550_SERIAL
347 #define CONFIG_SYS_NS16550_REG_SIZE     1
348 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
349
350 #define CONFIG_SYS_BAUDRATE_TABLE       \
351         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
352
353 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
354 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
355 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
356 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
357
358 #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
359 /* Video */
360 #define CONFIG_FSL_DIU_FB
361
362 #ifdef CONFIG_FSL_DIU_FB
363 #define CONFIG_FSL_DIU_CH7301
364 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_CCSRBAR + 0x180000)
365 #define CONFIG_VIDEO_BMP_LOGO
366 #endif
367 #endif
368
369 /* I2C */
370
371 /* I2C bus multiplexer */
372 #define I2C_MUX_PCA_ADDR                0x70
373 #define I2C_MUX_CH_DEFAULT      0x8
374
375 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
376         defined(CONFIG_TARGET_T1040D4RDB)       || \
377         defined(CONFIG_TARGET_T1042D4RDB)
378 /* LDI/DVI Encoder for display */
379 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
380 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
381 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
382
383 /*
384  * RTC configuration
385  */
386 #define RTC
387 #define CONFIG_RTC_DS1337               1
388 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
389
390 /*DVI encoder*/
391 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
392 #endif
393
394 /*
395  * eSPI - Enhanced SPI
396  */
397
398 /*
399  * General PCI
400  * Memory space is mapped 1-1, but I/O space must start from 0.
401  */
402
403 #ifdef CONFIG_PCI
404 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
405 #ifdef CONFIG_PCIE1
406 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
407 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
408 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
409 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
410 #endif
411
412 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
413 #ifdef CONFIG_PCIE2
414 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
415 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
416 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
417 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
418 #endif
419
420 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
421 #ifdef CONFIG_PCIE3
422 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
423 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
424 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
425 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
426 #endif
427
428 /* controller 4, Base address 203000 */
429 #ifdef CONFIG_PCIE4
430 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
431 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
432 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
433 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
434 #endif
435
436 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
437 #endif  /* CONFIG_PCI */
438
439 /* SATA */
440 #define CONFIG_FSL_SATA_V2
441 #ifdef CONFIG_FSL_SATA_V2
442 #define CONFIG_SYS_SATA_MAX_DEVICE      1
443 #define CONFIG_SATA1
444 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
445 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
446
447 #define CONFIG_LBA48
448 #endif
449
450 /*
451 * USB
452 */
453 #define CONFIG_HAS_FSL_DR_USB
454
455 #ifdef CONFIG_HAS_FSL_DR_USB
456 #ifdef CONFIG_USB_EHCI_HCD
457 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
458 #endif
459 #endif
460
461 #ifdef CONFIG_MMC
462 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
463 #endif
464
465 /* Qman/Bman */
466 #ifndef CONFIG_NOBQFMAN
467 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
468 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
469 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
470 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
471 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
472 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
473 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
474 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
475 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
476                                         CONFIG_SYS_BMAN_CENA_SIZE)
477 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
478 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
479 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
480 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
481 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
482 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
483 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
484 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
485 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
486 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
487 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
488                                         CONFIG_SYS_QMAN_CENA_SIZE)
489 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
490 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
491
492 #define CONFIG_SYS_DPAA_FMAN
493 #define CONFIG_SYS_DPAA_PME
494
495 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
496 #endif /* CONFIG_NOBQFMAN */
497
498 #ifdef CONFIG_FMAN_ENET
499 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
500 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
501 #elif defined(CONFIG_TARGET_T1040D4RDB)
502 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
503 #elif defined(CONFIG_TARGET_T1042D4RDB)
504 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
505 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
506 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
507 #endif
508
509 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
510 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
511 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
512 #else
513 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
514 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
515 #endif
516
517 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
518 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
519 #define CONFIG_VSC9953
520 #ifdef CONFIG_TARGET_T1040RDB
521 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
522 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
523 #else
524 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
525 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
526 #endif
527 #endif
528
529 #define CONFIG_ETHPRIME         "FM1@DTSEC4"
530 #endif
531
532 /*
533  * Environment
534  */
535 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
536 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
537
538 /*
539  * Miscellaneous configurable options
540  */
541
542 /*
543  * For booting Linux, the board info and command line data
544  * have to be in the first 64 MB of memory, since this is
545  * the maximum mapped by the Linux kernel during initialization.
546  */
547 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
548 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
549
550 /*
551  * Dynamic MTD Partition support with mtdparts
552  */
553
554 /*
555  * Environment Configuration
556  */
557 #define CONFIG_ROOTPATH         "/opt/nfsroot"
558 #define CONFIG_BOOTFILE         "uImage"
559 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
560
561 #define __USB_PHY_TYPE  utmi
562 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
563
564 #ifdef CONFIG_TARGET_T1040RDB
565 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
566 #elif defined(CONFIG_TARGET_T1042RDB_PI)
567 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
568 #elif defined(CONFIG_TARGET_T1042RDB)
569 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
570 #elif defined(CONFIG_TARGET_T1040D4RDB)
571 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
572 #elif defined(CONFIG_TARGET_T1042D4RDB)
573 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
574 #endif
575
576 #ifdef CONFIG_FSL_DIU_FB
577 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
578 #else
579 #define DIU_ENVIRONMENT
580 #endif
581
582 #define CONFIG_EXTRA_ENV_SETTINGS                               \
583         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
584         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
585         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
586         "netdev=eth0\0"                                         \
587         "video-mode=" __stringify(DIU_ENVIRONMENT) "\0"         \
588         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
589         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
590         "tftpflash=tftpboot $loadaddr $uboot && "               \
591         "protect off $ubootaddr +$filesize && "                 \
592         "erase $ubootaddr +$filesize && "                       \
593         "cp.b $loadaddr $ubootaddr $filesize && "               \
594         "protect on $ubootaddr +$filesize && "                  \
595         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
596         "consoledev=ttyS0\0"                                    \
597         "ramdiskaddr=2000000\0"                                 \
598         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
599         "fdtaddr=1e00000\0"                                     \
600         "fdtfile=" __stringify(FDTFILE) "\0"                    \
601         "bdev=sda3\0"
602
603 #include <asm/fsl_secure_boot.h>
604
605 #endif  /* __CONFIG_H */